Difference between revisions of "BORA SOM/BORA Hardware/Power and Reset/JTAG"

From DAVE Developer's Wiki
Jump to: navigation, search
(Created page with "{{InfoBoxTop}} {{Applies To Bora}} {{InfoBoxBottom}} __FORCETOC__ <section begin=Body/> == On board JTAG connector== The Zynq-7000 family of AP SoC devices provides debug ac...")
 
Line 1: Line 1:
{{InfoBoxTop}}
 
{{Applies To Bora}}
 
{{InfoBoxBottom}}
 
 
 
__FORCETOC__
 
__FORCETOC__
 
<section begin=Body/>
 
<section begin=Body/>

Revision as of 09:56, 28 October 2021


On board JTAG connector[edit | edit source]

The Zynq-7000 family of AP SoC devices provides debug access via a standard JTAG (IEEE 1149.1) debug interface. This JTAG port grants access to the device chain composed of both the CPU core and the FPGA part.

JTAG signals are connected to the pinout connector (J2) on BORA.

Pin# Pin name Function Notes
J2.86 JTAG_TCK - -
J2.84 JTAG_TMS - -
J2.80 JTAG_TDO - -
J2.83 JTAG_TDI - -
J2.90 FPGA_INIT_B - For further details, please refer to PL initialization signals
J2.92 FPGA_PROGRAM_B - For further details, please refer to PL initialization signals

(10 kΩ pull-up resistor is already mounted on BORA module)

J2.94 FPGA_DONE - For further details, please refer to PL initialization signals