Changes

Jump to: navigation, search

Programmable logic (Bora)

1,118 bytes added, 08:08, 2 April 2014
m
no edit summary
Highlighted rows are related to signals that are used for particular functions into the SOM.
 
 
== FPGA Bank 34 ==
The following table reports the available pins connected to bank 34:
 
Regarding power voltage, take into consideration that Bank 35 is fixed at 3.3V. For routing details, please refer to [[Integration_guide_(Bora)#PL_bank_34 | PL Bank 34 routing]].
 
== FPGA Bank 35 ==
The following table reports the available pins connected to bank 35:
 
On Bora side, routing of bank 35 has been optimized to interface 16-bit DDR3 SDRAM memory devices, clocked at a maximum frequency of 400 MHz. Regarding power voltage, Bank 35 is configurable and must be powered by carrier board. Please note that some signals belonging to this bank can be configured alternatively as XADC auxiliary analog inputs. For routing details, please refer to [[Integration_guide_(Bora)#PL_bank_35 | PL Bank 35 routing]].
 
== FPGA Bank 13 (Zynq 7020 only) ==
The following table reports the available pins connected to bank 13:
 
Regarding power voltage, Bank 13 is configurable and must be powered by carrier board. For routing details, please refer to [[Integration_guide_(Bora)#PL_bank_13_.28XC7Z020_only.29 | PL Bank 13 routing]].

Navigation menu