Open main menu

DAVE Developer's Wiki β

ETRA SOM/ETRA Hardware/General Information/Processor and memory subsystem

< ETRA SOM‎ | ETRA Hardware
Revision as of 08:15, 28 December 2020 by U0016 (talk | contribs)

History
Version Issue Date Notes
X.Y.Z Month Year TBD
[TBD_link X.Y.Z] Month Year TBD
... ... ...


TBD: nella pagina vanno documentate le varie sezioni e documentate ad hoc a seconda del SoC (ad esempio per Bora va aggiunta la sezione PL)

Contents

Processor and memory subsystemEdit

The heart of ETRA module is composed by the following components:

  • STM32MP1 SoC application processor
  • Power supply unit
  • DDR3L memory banks
  • NOR and NAND flash banks
  • SODIMM-DDR3 form-factor and connector with interfaces signals

This chapter shortly describes the main Axel Lite components.

Processor InfoEdit

Processor # Cores Clock L2 Cache DDR3 Graphics Acceleration IPU VPU Temp grade
STM32MP151DAB3 1 800 MHz 256 KB 32 bit @ 533 MHz 1x 1x -40 +125°C
STM32MP153DAB3 2 800 MHz 256 KB 32 bit @ 533 MHz 2x 2x -40 +125°C
STM32MP157CAB3 2 650 MHz 256 KB 32 bit @ 533 MHz 3D: Vivante 2x 2x -40 +125°C
STM32MP157DAB1 2 800 MHz 256 KB 32 bit @ 533 MHz 3D: Vivante -20 +105°C
Table: STM32MP1 models comparison

RAM memory bankEdit

DDR3 SDRAM memory bank is composed by 4x 16-bit width chips resulting in a 64-bit combined width bank. The following table reports the SDRAM specifications:

CPU connection Multi-mode DDR controller (MMDC)
Size min 512 MB
Size max 4 GB
Width 64 bit
Speed 533 MHz

NOR flash bankEdit

NOR flash is a Serial Peripheral Interface (SPI) device. This device is connected to the eCSPI channel 5 and by default it acts as boot memory. The following table reports the NOR flash specifications:

CPU connection eCSPI channel 5
Size min 8 MB
Size max 64 MB
Chip select ECSPI5_SS0
Bootable Yes

NAND flash bankEdit

On board main storage memory is a 8-bit wide NAND flash connected to the CPU's Raw NAND flash controller. Optionally, it can act as boot peripheral. The following table reports the NAND flash specifications:

CPU connection Raw NAND flash controller
Page size 512 byte, 2 kbyte or 4 kbyte
Size min 128 MB
Size max 2 GB
Width 8 bit
Chip select NANDF_CS0
Bootable Yes

eMMC flash bankEdit

CPU connection SDIO
Page size xxxxxx
Size min xxx MB
Size max xxx GB
Width xx bit
SDHC
Bootable Yes

Memory mapEdit

For detailed information, please refer to chapter 2 “Memory Maps” of the i.MX Applications Processor Reference Manual.

Power supply unitEdit

ETRA embeds all the elements required for powering the unit, therefore power sequencing is self-contained and simplified. Nevertheless, power must be provided from carrier board, and therefore users should be aware of the ranges power supply can assume as well as all other parameters.