__FORCETOC__ ==IntroductionConnectors and Pinout Table== === Connectors description ===In the following table are described all available connectors integrated on [[BORA Lite SOM]]:{| class="wikitable"|-!Connector name!Connector Type!Notes!Carrier board counterpart|-|J1|SODIMM DDR3 edge connector 204 pin||TE Connectivity 2-2013289-1|}The dedicated carrier board must mount the mating connector and connect the desired peripheral interfaces according to BORA Lite pinout specifications. See the images below for reference: [[File:BORA_Lite-top-pin1-203.png|500px|thumb|BORA Lite TOP view|none]][[File:BORA_Lite-bottom-pin2-204.png|500px|thumb|BORA Lite BOTTOM view|none]] ===Pinout table naming conventions ===<section begin=Body/>
This chapter contains the pinout description of the BORA Lite SOM, grouped in two tables (odd and even pins) that report the pin mapping of the 204-pin SO-DIMM BORA Lite connector.
Each row in the pinout tables contains the following information:
* Pin: reference to the connector pin
* Pin Name: pin (signal) name on the Bora connectors
* Internal connections: connections to the Bora components
** CPU.<x> : pin connected to CPU (processing system) pad named <x>
** FPGA.<x>: pin connected to FPGA (programmable logic) pad named <x>
** CAN.<x> : pin connected to the CAN transceiver
** LAN.<x> : pin connected to the LAN PHY
** USB.<x> : pin connected to the USB transceiver
** NAND.<x>: pin connected to the flash NAND
** NOR.<x>: pin connected to the flash NOR
** SV.<x>: pin connected to voltage supervisor
** MTR: pin connected to voltage monitors
* Ball/pin #: Component ball/pin number connected to signal
* Supply Group: Power Supply Group
* Type: pin type
** I = Input
** O = Output
** D = Differential
** Z = High impedance
** S = Power supply voltage
** G = Ground
** A = Analog signal
* Voltage: I/O voltage levels
{| class="wikitable" style=J1 odd pins "width:50%;"|-|'''Pin'''| Reference to the connector pin|-|'''Pin Name''' | Pin (1 signal) name on the AxelLite connectors|-|'''Internal<br>connections''' | Connections to 203the components* CPU.<x> : pin connected to CPU (processing system)pad named <x>* FPGA.<x>: pin connected to FPGA (programmable logic) pad named <x>* CAN.<x> : pin connected to the CAN transceiver* LAN.<x> : pin connected to the LAN PHY* USB.<x> : pin connected to the USB transceiver* NAND.<x>: pin connected to the flash NAND* NOR.<x>: pin connected to the flash NOR* SV.<x>: pin connected to voltage supervisor* MTR: pin connected to voltage monitors|-|'''Ball/pin #''' | Component ball/pin number connected to signal|-|'''Voltage''' || I/O voltage levels |-|'''Type''' | Pin type:* I = Input* O = Output* D = Differential* Z = High impedance* S = Power supply voltage* G = Ground* A = Analog signal|-|'''Notes'''|Remarks on special pin characteristics|-|} ==SODIMM ODD pins declaration==
|J1.3741||PS_MIO40_501VDDIO_BANK13||CPUFPGA.PS_MIO40_501VCCO_13||D14T8<br>U11<br>W7<br>Y10||||||||N.B. Although BANK 13 is not available on Bora Lite SOMs equipped with the XC7Z010 SOC, VDDIO_BANK13 pin must not be left open and must be connected as described in [[Programmable_logic_(BoraLite)]].|-|J1.43||IO_L6N_T0_VREF_13||FPGA.IO_L6N_T0_VREF_13||V5|||||||| Not available on Bora Lite SOMs equipped with the XC7Z007S/XC7Z010 SOC|-|J1.45||IO_L22P_T3_13||FPGA.IO_L22P_T3_13||V6|||||||| Not available on Bora Lite SOMs equipped with the XC7Z007S/XC7Z010 SOC|-|J1.47||IO_L22N_T3_13||FPGA.IO_L22N_T3_13||W6|||||||| Not available on Bora Lite SOMs equipped with the XC7Z007S/XC7Z010 SOC|-|J1.49||IO_L11P_T1_SRCC_13||FPGA.IO_L11P_T1_SRCC_13||U7|||||||| Not available on Bora Lite SOMs equipped with the XC7Z007S/XC7Z010 SOC|-|J1.51||IO_L11N_T1_SRCC_13||FPGA.IO_L11N_T1_SRCC_13||V7|||||||| Not available on Bora Lite SOMs equipped with the XC7Z007S/XC7Z010 SOC|-|J1.53||IO_L13N_T2_MRCC_13||FPGA.IO_L13N_T2_MRCC_13||Y6|||||||| Not available on Bora Lite SOMs equipped with the XC7Z007S/XC7Z010 SOC|-|J1.55||IO_L13P_T2_MRCC_13||FPGA.IO_L13P_T2_MRCC_13||Y7|||||||| Not available on Bora Lite SOMs equipped with the XC7Z007S/XC7Z010 SOC
|-
|J1.57||DGND||DGND||n.a.||||||||
|-
|J1.59||IO_L15N_T2_DQS_13||FPGA.IO_L15N_T2_DQS_13||W8|||||||| Not available on Bora Lite SOMs equipped with the XC7Z007S/XC7Z010 SOC
|-
|J1.61||IO_L15P_T2_DQS_13||FPGA.IO_L15P_T2_DQS_13||V8|||||||| Not available on Bora Lite SOMs equipped with the XC7Z007S/XC7Z010 SOC
|-
|J1.63||IO_L16P_T2_13||FPGA.IO_L16P_T2_13||W10|||||||| Not available on Bora Lite SOMs equipped with the XC7Z007S/XC7Z010 SOC
|-
|J1.65||IO_L16N_T2_13||FPGA.IO_L16N_T2_13||W9|||||||| Not available on Bora Lite SOMs equipped with the XC7Z007S/XC7Z010 SOC
|-
|J1.67||VDDIO_BANK13||FPGA.VCCO_13||T8<br>U11<br>W7<br>Y10|||||||| N.B. Although BANK 13 is not available on Bora Lite SOMs equipped with the XC7Z010 SOC, VDDIO_BANK13 pin must not be left open and must be connected as described in [[Programmable_logic_(Bora)]].
|-
|J1.69||IO_L14N_T2_SRCC_13||FPGA.IO_L14N_T2_SRCC_13||Y8|||||||| Not available on Bora Lite SOMs equipped with the XC7Z007S/XC7Z010 SOC
|-
|J1.71||IO_L14P_T2_SRCC_13||FPGA.IO_L14P_T2_SRCC_13||Y9|||||||| Not available on Bora Lite SOMs equipped with the XC7Z007S/XC7Z010 SOC
|-
|J1.73||DGND||DGND||n.a.||||||||
|-
|J1.75||ETH0_PHY_RST||LAN.RESET_N||41||||||||Internally connected to PS_MIO51_501
|J1.54||SPI0_SCLK/MODE4/NAND_IO1||CPU.PS_MIO6_500||A5|||||||| This signal is pulled up or down by 20kOhm resistor to select proper bootstrap configuration.
|-
|J3J1.56||DGND||DGND||n.a.|||||||||-|J1.58||IO_L17N_T2_13||FPGA.IO_L17N_T2_13||U8|||||||| Not available on Bora Lite SOMs equipped with the XC7Z007S/XC7Z010 SOC|-|J1.60||IO_L17P_T2_13||FPGA.IO_L17P_T2_13||U9|||||||| Not available on Bora Lite SOMs equipped with the XC7Z007S/XC7Z010 SOC|-|J1.62||IO_L12P_T1_MRCC_13||FPGA.IO_L12P_T1_MRCC_13||T9|||||||| Not available on Bora Lite SOMs equipped with the XC7Z007S/XC7Z010 SOC|-|J1.64||IO_L12N_T1_MRCC_13||FPGA.IO_L12N_T1_MRCC_13||U10|||||||| Not available on Bora Lite SOMs equipped with the XC7Z007S/XC7Z010 SOC|-|J1.66||IO_L19P_T3_13||FPGA.IO_L19P_T3_13||T5|||||||| Not available on Bora Lite SOMs equipped with the XC7Z007S/XC7Z010 SOC|-|J1.68||IO_L19N_T3_VREF_13||FPGA.IO_L19N_T3_VREF_13||U5|||||||| Not available on Bora Lite SOMs equipped with the XC7Z007S/XC7Z010 SOC|-|J1.70||IO_L18P_T2_13||FPGA.IO_L18P_T2_13||W11|||||||| Not available on Bora Lite SOMs equipped with the XC7Z007S/XC7Z010 SOC|-|J1.72||IO_L18N_T2_13||FPGA.IO_L18N_T2_13||Y11|||||||| Not available on Bora Lite SOMs equipped with the XC7Z007S/XC7Z010 SOC|-|J1.74||IO_L21N_T3_DQS_13||FPGA.IO_L21N_T3_DQS_13||V10|||||||| Not available on Bora Lite SOMs equipped with the XC7Z007S/XC7Z010 SOC|-|J1.76||IO_L21P_T3_DQS_13||FPGA.IO_L21P_T3_DQS_13||V11|||||||| Not available on Bora Lite SOMs equipped with the XC7Z007S/XC7Z010 SOC|-|J1.78||IO_L20P_T3_13||FPGA.IO_L20P_T3_13||Y12|||||||| Not available on Bora Lite SOMs equipped with the XC7Z007S/XC7Z010 SOC|-|J1.80||IO_L20N_T3_13||FPGA.IO_L20N_T3_13||Y13|||||||| Not available on Bora Lite SOMs equipped with the XC7Z007S/XC7Z010 SOC|-|J1.82||DGND||DGND||n.a.|||||||||-|J1.84||IO_L1P_T0_34||FPGA.IO_L1P_T0_34||T11|||||||||-|J1.86||IO_L1N_T0_34||FPGA.IO_L1N_T0_34||T10|||||||||-|J1.88||IO_L3N_T0_DQS_34||FPGA.IO_L3N_T0_DQS_34||V13|||||||||-|J1.90||IO_L3P_T0_DQS_PUDC_B_34||FPGA.IO_L3P_T0_DQS_PUDC_B_34||U13||||||||Internally connected to 3V3 via 10K resistor|-|J1.92||IO_L5N_T0_34||FPGA.IO_L5N_T0_34||T15|||||||||-|J1.94||IO_L5P_T0_34||FPGA.IO_L5P_T0_34||T14|||||||||-|J1.96||IO_L10P_T1_34||FPGA.IO_L10P_T1_34||V15|||||||||-|J1.98||IO_L10N_T1_34||FPGA.IO_L10N_T1_34||W15|||||||||-|J1.100||DGND||DGND||n.a.|||||||||-|J1.102||IO_L21P_T3_DQS_34||FPGA.IO_L21P_T3_DQS_34||V17|||||||||-|J1.104||IO_L21N_T3_DQS_34||FPGA.IO_L21N_T3_DQS_34||V18|||||||||-|J1.106||IO_L9P_T1_DQS_34||FPGA.IO_L9P_T1_DQS_34||T16|||||||||-|J1.108||IO_L9N_T1_DQS_34||FPGA.IO_L9N_T1_DQS_34||U17|||||||||-|J1.110||IO_L6P_T0_34||FPGA.IO_L6P_T0_34||P14|||||||||-|J1.112||IO_L6N_T0_VREF_34||FPGA.IO_L6N_T0_VREF_34||R14|||||||||-|J1.114||IO_L19P_T3_34||FPGA.IO_L19P_T3_34||R16|||||||||-|J1.116||IO_L19N_T3_VREF_34||FPGA.IO_L19N_T3_VREF_34||R17||||||||
|-
|J3J1.60118||IO_L17P_T2_13IO_L15P_T2_DQS_34||FPGA.IO_L17P_T2_13IO_L15P_T2_DQS_34||U9T20|||||||| Not available on Bora SOMs equipped with the XC7Z010 SOC