Changes

Jump to: navigation, search

Pinout (Bora)

398 bytes added, 10:58, 29 January 2015
m
J3 even pins (2 to 140)
|J3.94||DGND||DGND||n.a.||||||||
|-
|J3.96||VDDIO_BANK13||FPGA.VCCO_13||T8<br>U11<br>W7<br>Y10||||||||N.B. Although BANK 13 is not available on Bora SOMs equipped with the XC7Z010 SOC, VDDIO_BANK13 pin must be connected anyway to an external I/O voltage as described in [[Programmable_logic_(Bora)]].
|-
|J3.98||VDDIO_BANK13||FPGA.VCCO_13||T8<br>U11<br>W7<br>Y10||||||||N.B. Although BANK 13 is not available on Bora SOMs equipped with the XC7Z010 SOC, VDDIO_BANK13 pin must be connected anyway to an external I/O voltage as described in [[Programmable_logic_(Bora)]].
|-
|J3.100||IO_L6N_T0_VREF_13||FPGA.IO_L6N_T0_VREF_13||V5||||||||

Navigation menu