Changes

Jump to: navigation, search

Pinout (Bora)

376 bytes removed, 15:48, 21 December 2020
J2 even pins (2 to 140)
{{InfoBoxBottom}}
==IntroductionPinout table==
This chapter contains the pinout description of the Bora module, grouped in six tables (two – odd and even pins – for each connector) that report the pin mapping of the three 140-pin Bora connectors.
Each row in the pinout tables contains the following information:
|J2.88||DGND||DGND||n.a.||||||||
|-
|J2.90||FPGA_INIT_B||FPGA.INIT_B_0||R10||||||||Place external 4.7 kΩ (or stronger) pull-up resistor to BOARD_PGOOD driven +3.3V supplyFor more further details , please refer to Table 2-4 on [http:[PL_initialization_signals_(Bora/BoraX/www.xilinx.com/support/documentation/user_guides/ug470_7Series_Config.pdf 7 Series FPGAs ConfigurationBoraLite) | PL initialization signals]]
|-
|J2.92||FPGA_PROGRAM_B||FPGA.PROGRAM_B_0||L6||||||||Place external 4.7 kΩ (or stronger) pull-up resistor to BOARD_PGOOD driven +3.3V supply For more further details , please refer to Table 2-4 on [http:[PL_initialization_signals_(Bora/BoraX/www.xilinx.com/support/documentation/user_guides/ug470_7Series_Config.pdf 7 Series FPGAs ConfigurationBoraLite) | PL initialization signals]]
(10 kΩ pull-up resistor is already mounted on BORA module)
|-
|J2.94||FPGA_DONE||FPGA.DONE_0||R11||||||||Place external 300Ω pull-up resistor to BOARD_PGOOD driven +3.3V supply For more further details , please refer to Table 2-4 on [http://www.xilinx.com/support/documentation[PL_initialization_signals_(Bora/user_guidesBoraX/ug470_7Series_Config.pdf 7 Series FPGAs ConfigurationBoraLite) | PL initialization signals]]
|-
|J2.96||WD_SET2||WDT.SET2||6||||||||
8,154
edits

Navigation menu