Open main menu

DAVE Developer's Wiki β

Changes

MITO 8M SOM/MITO 8M Hardware/Pinout Table

14,601 bytes added, 17:49, 28 December 2023
no edit summary
<section begin="History" />
{| style="border-collapse:collapse; "
! colspan="4" style="width:100%; text-align:left" ; border-bottom:solid 2px #ededed" |History
|-
! style="border-left:solid 2px #73B2C7; border-right:solid 2px #73B2C7;border-top:solid 2px #73B2C7; border-bottom:solid 2px #73B2C7; background-color:#73B2C7; padding:5px; color:white" |Version
! style="border-left:solid 2px #73B2C7; border-right:solid 2px #73B2C7;border-top:solid 2px #73B2C7; border-bottom:solid 2px #73B2C7; background-color:#73B2C7; padding:5px; color:white" |Issue Date
! style="border-left:solid 2px #73B2C7; border-right:solid 2px #73B2C7;border-top:solid 2px #73B2C7; border-bottom:solid 2px #73B2C7; background-color:#73B2C7; padding:5px; color:white" |Notes
|-
| style="border-left:solid 2px #73B2C7; border-right:solid 2px #73B2C7;border-top:solid 2px #73B2C7; border-bottom:solid 2px #73B2C7; background-color:#edf8fb; padding:5px; color:#000000" |1.0.0{{oldid| style="border-left:solid 2px #73B2C7; border-right:solid 2px #73B2C7;border-top:solid 2px #73B2C7; border-bottom:solid 2px #73B2C7; background-color:#edf8fb; padding:5px; color:#000000" 10368|Sep 2020/09/29}}
| style="border-left:solid 2px #73B2C7; border-right:solid 2px #73B2C7;border-top:solid 2px #73B2C7; border-bottom:solid 2px #73B2C7; background-color:#edf8fb; padding:5px; color:#000000" |First release
|-
! style="border-left:solid 2px #73B2C7; border-right:solid 2px #73B2C7;border-top:solid 2px #73B2C7; border-bottom:solid 2px #73B2C7; background-color:#ededed; padding:5px; color:#000000" |2021/02/02
! style="border-left:solid 2px #73B2C7; border-right:solid 2px #73B2C7;border-top:solid 2px #73B2C7; border-bottom:solid 2px #73B2C7; background-color:#ededed; padding:5px; color:#000000" |Add pull-up/down information
|-
|}
<section end="History" /><section begin="Body" />==Connectors and Pinout Table=====Introduction=description==
This chapter contains the pinout === Connectors description of ===In the following table are described all available connectors integrated on MITO 8M module, grouped in two tables (odd and even pins) that report the SOM:{| class="wikitable"|-!Connector name!Connector Type!Notes!Carrier board counterpart|-|J1|SODIMM edge connector 204 pin mapping of the 204|partially compatible with [[AXEL Lite SOM]]|TE Connectivity 2-2013289-pin SO1|-DIMM MITO 8M connector.|J4Each |ONE PIECE connector single row in the pinout tables contains the following information:25pins|{| class="wikitable" style="width:50%;"SAMTEC FSI-125-03-G-S-AD-TR
|-
|J5
|ONE PIECE connector single row 25pins
|
|SAMTEC FSI-125-03-G-S-AD-TR
|}
The dedicated carrier board must mount the mating connector and connect the desired peripheral interfaces according to MITO 8M pinout specifications. See the images below for reference:
 
[[File:MITO 8M-conn-TOP.png|500px|thumb|MITO 8M TOP view|none]]
[[File:MITO 8M-conn-BOTTOM.png|500px|thumb|MITO 8M BOTTOM view|none]]
===Pinout Table Below a detailed description of the pinout, grouped in the following tables:* two tables (ODD and EVEN pins declaration ===) that report the pin mapping of the 204-pin SO-DIMM edge* a dedicated tables for J4 one-piece connector* a dedicated tables for J5 one-piece connector
=== Pinout Table description ===Each row in the pinout tables contains the following information:{| class="wikitable" ! latexfontsize="scriptsize" | A-|'''Pin'''| Reference to the connector pin|-|'''Pin Name''' | Pin (signal) name on the MITO 8M connectors|-|'''Internal<br>connections''' | Connections to the components* CPU.<x> : pin connected to CPU pad named <x>* PMIC.<x> : pin connected to the Power Manager IC (NXP PF4210)* LAN.<x> : pin connected to the LAN PHY (MICROCHIP KSZ9031RNX)* BRIDGE.<x> : pin connected to the MIPI-to-LVDS bridge (TI SN65DSI84)|-|'''Ball/pin #''' | Component ball/pin number connected to signal|-|'''Voltage''' || I/O voltage levels |-|'''Type''' ! latexfontsize="scriptsize" | BPin type:! latexfontsize* I ="scriptsize" | CInput! latexfontsize* O ="scriptsize" | Output* D= Differential* Z = High impedance! latexfontsize* S ="scriptsize" | EPower supply voltage* G = Ground! latexfontsize* A ="scriptsize" Analog signal| F-! latexfontsize="scriptsize" | G'''Notes'''! colspan="2" latexfontsize="scriptsize" | HRemarks on special pin characteristics
|-
|A'''Pin MUX alternative functions'''|AMuxes:|A* Pin ALT-0* Pin ALT-1* Pin ALT-2|A* Pin ALT-3|A* Pin ALT-4|A* Pin ALT-5|A* Pin ALT-6|A* Pin ALT-7|A* Pin ALT-8
|-
|}
===Pinout Table EVEN SODIMM J1 ODD pins declaration ===
{| class="wikitable"
! latexfontsize="scriptsize" | Pin
! latexfontsize="scriptsize" | Pin Name
! latexfontsize="scriptsize" | Internal Connections
! latexfontsize="scriptsize" | Ball/pin #
! latexfontsize="scriptsize" |<nowiki>Voltage|domain</nowiki>
! latexfontsize="scriptsize" | Type
! latexfontsize="scriptsize" | Notes
! colspan="2" latexfontsize="scriptsize" | Alternative Functions
|-
|J1.21
|DGND
|DGND
| -
|<nowiki>-</nowiki>
|G
|
|
|-
|J1.43|3.3VIN
|INPUT VOLTAGE
| -
|
|-
|J1.65|3.3VIN
|INPUT VOLTAGE
| -
|
|-
|J1.87|3.3VIN
|INPUT VOLTAGE
| -
|
|-
|J1.109|3.3VIN
|INPUT VOLTAGE
| -
|
|-
|J1.1211
|DGND
|DGND
| -
|<nowiki>-</nowiki>
|G
|
|
|-
|J1.1413|PMIC_LICELL ETH0_LED1|PMICLAN.LICELLLED1/PME_N1|3017| -NVCC_1V8|SI/O|Must be level translated if used @ 3V3Internally pulled-up to 1.8V during bootstrap
|
|
|-
|J1.1615|CPU_ONOFFETH0_LED2|CPULAN.ONOFFLED2|W2115|NVCC_SNVSNVCC_1V8|I/O|internal pullMust be level translated if used @ 3V3Internally pulled-up 100k to NVCC_SNVS1.8V during bootstrap
|
|
|-
|J1.1817|BOARD_PGOODDGND|DGND
| -
| -
|NVCC_3V3|OG
|
|
|
|-
|J1.2019|BOOT_MODE_SELETH0_TXRX0_P|BOOT MODE SELECTIONLAN.TXRXP_A|2
| -
|NVCC_3V3D|I|internal pull-up to NVCC_3V3
|
|
|-
|J1.2221|CPU_PORnETH0_TXRX0_M|CPULAN.POR_BTXRXM_APMIC|3| -|D||||-|J1.RESETMCU23|ETH0_TXRX1_P|W20LAN.TXRXP_B3|5|NVCC_SNVS-|I/OD|internal pull-up 100k to NVCC_SNVS
|
|
|-
|J1.2425|EXT_RESETETH0_TXRX1_M|MASTER RESETLAN.TXRXM_B|6
| -
|D
|
|
|
|-
|J1.27
|ETH0_TXRX2_P
|LAN.TXRXP_C
|7
| -
|ID|internal pull-up to NVCC_SNVS
|
|
|-
|J1.29|ETH0_TXRX2_M|LAN.TXRXM_C|8| -|D||||-|J1.31|ETH0_TXRX3_P|LAN.TXRXP_D|10| -|D||||-|J1.33|ETH0_TXRX3_M|LAN.TXRXM_D|11| -|D||||-|J1.35|DGND|DGND| -| -|G||||-| rowspan="4" |J1.2637| rowspan="4" |SAI3_RXCGPIO1_IO00| rowspan="4" |CPU.SAI3_RXCGPIO1_IO00| rowspan="4" |F4T6| rowspan="4" |NVCC_3V3| rowspan="4" |I/O
| rowspan="4" |
|ALT0
|SAI3_RX_BCLKGPIO1_IO00
|-
|ALT1
|GPT1_CAPTURE2|-|ALT2|SAI5_RX_BCLKCCM_ENET_PHY_REF_CLK_ROOT
|-
|ALT5
|GPIO4_IO29ANAMIX_REF_CLK_32K
|-
|ALT6|CCM_EXT_CLK1|-| rowspan="4" |J1.2839| rowspan="4" |GPIO1_IO02GPIO1_IO01| rowspan="4" |CPU.GPIO1_IO02GPIO1_IO01| rowspan="4" |R4T7
| rowspan="4" |NVCC_3V3
| rowspan="4" |I/O
| rowspan="4" |Internally used for SW ETH PHY reset, do not connect
|ALT0
|GPIO1_IO02GPIO1_IO01
|-
|ALT1
|WDOG1_WDOG_BPWM1_OUT
|-
|ALT5
|WDOG1_WDOG_ANYANAMIX_REF_CLK_25M
|-
|ALT7ALT6|SJC_DE_BCCM_EXT_CLK2
|-
|J1.30|DGND|DGND| -|<nowiki>-</nowiki>|G||||-| rowspan="43" |J1.3241| rowspan="43" |SAI3_RXDSPDIF_EXT_CLK| rowspan="43" |CPU.SAI3_RXDSPDIF_EXT_CLK| rowspan="43" |F3E6| rowspan="43" |NVCC_3V3| rowspan="43" |I/O| rowspan="43" |
|ALT0
|SAI3_RX_DATA0SPDIF1_EXT_CLK
|-
|ALT1
|GPT1_COMPARE1|-|ALT2|SAI5_RX_DATA0PWM1_OUT
|-
|ALT5
|GPIO4_IO30GPIO5_IO05
|-
| rowspan="3" |J1.3443| rowspan="3" |SAI2_MCLKGPIO1_IO13| rowspan="3" |CPU.SAI2_MCLKGPIO1_IO13| rowspan="3" |H5K6
| rowspan="3" |NVCC_3V3
| rowspan="3" |I/O
| rowspan="3" |Internally used, do not connect
|ALT0
|SAI2_MCLKGPIO1_IO13
|-
|ALT1
|SAI5_MCLKUSB1_OTG_OC
|-
|ALT5
|GPIO4_IO27PWM2_OUT|-|J1.45|VDD_PHY_1V8|||||||
|-
| rowspan="43" |J1.3647| rowspan="43" |SAI3_RXFSECSPI2_SCLK| rowspan="43" |CPU.SAI3_RXFSECSPI2_SCLK| rowspan="43" |G4C5| rowspan="43" |NVCC_3V3| rowspan="43" |I/O| rowspan="43" |
|ALT0
|SAI3_RX_SYNCECSPI2_SCLK
|-
|ALT1
|GPT1_CAPTURE1UART4_RX
|-
|ALT2ALT5|SAI5_RX_SYNCGPIO5_IO10
|-
|ALT5|GPIO4_IO28|-| rowspan="43" |J1.3849| rowspan="43" |I2C3_SCLECSPI2_MOSI| rowspan="43" |CPU.I2C3_SCLECSPI2_MOSI| rowspan="43" |G8E5| rowspan="43" |NVCC_3V3| rowspan="43" |I/O| rowspan="43" |
|ALT0
|I2C3_SCLECSPI2_MOSI
|-
|ALT1
|PWM4_OUT|-|ALT2|GPT2_CLKUART4_TX
|-
|ALT5
|GPIO5_IO18GPIO5_IO11
|-
| rowspan="43" |J1.4051| rowspan="43" |SAI3_TXFSGPIO1_IO08| rowspan="43" |CPU.SAI3_TXFSGPIO1_IO08| rowspan="43" |G3N7| rowspan="43" |NVCC_3V3| rowspan="43" |I/O| rowspan="43" |
|ALT0
|SAI3_TX_SYNCGPIO1_IO08
|-
|ALT1
|GPT1_CLKENET1_1588_EVENT0_IN
|-
|ALT2ALT5|SAI5_RX_DATA1USDHC2_RESET_B|-| rowspan="3" |J1.53| rowspan="3" |GPIO1_IO09| rowspan="3" |CPU.GPIO1_IO09| rowspan="3" |M7| rowspan="3" |NVCC_3V3| rowspan="3" |I/O| rowspan="3" ||ALT0|GPIO1_IO09|-|ALT1|ENET1_1588_EVENT0_OUT
|-
|ALT5
|GPIO4_IO31SDMA2_EXT_EVENT0
|-
| rowspan="3" |J1.4255| rowspan="3" |SPDIF_RXECSPI2_MISO| rowspan="3" |CPU.SPDIF_RXECSPI2_MISO| rowspan="3" |G6B5
| rowspan="3" |NVCC_3V3
| rowspan="3" |I/O
| rowspan="3" |
|ALT0
|SPDIF1_INECSPI2_MISO
|-
|ALT1
|PWM2_OUTUART4_CTS_B
|-
|ALT5
|GPIO5_IO04GPIO5_IO12|-|J1.57|DGND |DGND| -| -|G|||
|-
| rowspan="3" |J1.4459| rowspan="3" |SPDIF_TXECSPI2_SS0| rowspan="3" |CPU.SPDIF_TXECSPI2_SS0| rowspan="3" |F6A5
| rowspan="3" |NVCC_3V3
| rowspan="3" |I/O
| rowspan="3" |
|ALT0
|SPDIF1_OUTECSPI2_SS0
|-
|ALT1
|PWM3_OUTUART4_RTS_B
|-
|ALT5
|GPIO5_IO03GPIO5_IO13
|-
| rowspan="43" |J1.4661| rowspan="43" |SAI3_MCLKGPIO1_IO05| rowspan="43" |CPU.SAI3_MCLKGPIO1_IO05| rowspan="43" |D3P7| rowspan="43" |NVCC_3V3| rowspan="43" |I/O| rowspan="43" |Internally used for MIPI-to-LVDS interrupt, do not connectPulled-up to NVCC_3V3|ALT0|GPIO1_IO05|-|ALT1|M4_NMI|-|ALT5|CCM_PMIC_READY|-| rowspan="3" |J1.63| rowspan="3" |I2C2_SCL| rowspan="3" |CPU.I2C2_SCL| rowspan="3" |G7| rowspan="3" |NVCC_3V3| rowspan="3" |I/O| rowspan="3" |
|ALT0
|SAI3_MCLKI2C2_SCL
|-
|ALT1
|PWM4_OUTENET1_1588_EVENT1_IN|-|ALT5|GPIO5_IO16|-| rowspan="3" |J1.65| rowspan="3" |I2C2_SDA| rowspan="3" |CPU.I2C2_SDA| rowspan="3" |F7| rowspan="3" |NVCC_3V3| rowspan="3" |I/O| rowspan="3" ||ALT0|I2C2_SDA
|-
|ALT2ALT1|SAI5_MCLKENET1_1588_EVENT1_OUT
|-
|ALT5
|GPIO5_IO02GPIO5_IO17
|-
| rowspan="4" |J1.4867| rowspan="4" |I2C3_SDAGPIO1_IO06| rowspan="4" |CPU.I2C3_SDAGPIO1_IO06| rowspan="4" |E9N5
| rowspan="4" |NVCC_3V3
| rowspan="4" |I/O
| rowspan="4" |Internally used for MIPI-to-LVDS enable, do not connect
|ALT0
|I2C3_SDAGPIO1_IO06
|-
|ALT1
|PWM3_OUTENET1_MDC
|-
|ALT2ALT5|GPT3_CLKUSDHC1_CD_B
|-
|ALT5ALT6|GPIO5_IO19CCM_EXT_CLK3
|-
| rowspan="43" |J1.5069| rowspan="43" |SAI3_TXCSAI2_RXC| rowspan="43" |CPU.SAI3_TXCSAI2_RXC| rowspan="43" |C4H3| rowspan="43" |NVCC_3V3| rowspan="43" |I/O| rowspan="43" |
|ALT0
|SAI3_TX_BCLKSAI2_RX_BCLK
|-
|ALT1
|GPT1_COMPARE2|-|ALT2|SAI5_RX_DATA2SAI5_TX_BCLK
|-
|ALT5
|GPIO5_IO00GPIO4_IO22
|-
| rowspan="43" |J1.5271| rowspan="43" |SAI3_TXDSAI2_RXFS| rowspan="43" |CPU.SAI3_TXDSAI2_RXFS| rowspan="43" |C3J4| rowspan="43" |NVCC_3V3| rowspan="43" |I/O| rowspan="43" |
|ALT0
|SAI3_TX_DATA0SAI2_RX_SYNC
|-
|ALT1
|GPT1_COMPARE3|-|ALT2|SAI5_RX_DATA3SAI5_TX_SYNC
|-
|ALT5
|GPIO5_IO01|-| rowspan="2" |J1.54| rowspan="2" |GPIO1_IO10| rowspan="2" |CPU.GPIO1_IO10| rowspan="2" |M7| rowspan="2" |NVCC_3V3| rowspan="2" |I/O| rowspan="2" |Internally used for ETH PHY interrupt, do not connect|ALT0|GPIO1_IO10GPIO4_IO21
|-
|ALT1|USB1_OTG_ID|-|J1.5673|DGND
|DGND
| -
|<nowiki>-</nowiki>
|G
|
|
|-
| rowspan="42" |J1.5875| rowspan="42" |SAI5_MCLKSD2_DATA0| rowspan="42" |CPU.SAI5_MCLKSD2_DATA0| rowspan="42" |K4N22| rowspan="42" |NVCC_3V3| rowspan="42" |I/O| rowspan="42" |
|ALT0
|SAI5_MCLKUSDHC2_DATA0
|-
|ALT1ALT5|SAI1_TX_BCLKGPIO2_IO15
|-
|ALT2rowspan="2" |J1.77| rowspan="2" |SD2_DATA1| rowspan="2" |CPU.SD2_DATA1| rowspan="2" |N21| rowspan="2" |NVCC_3V3| rowspan="2" |I/O| rowspan="2" ||ALT0|SAI4_MCLKUSDHC2_DATA1
|-
|ALT5
|GPIO3_IO25GPIO2_IO16
|-
| rowspan="42" |J1.6079| rowspan="42" |GPIO1_IO15SD2_DATA2| rowspan="42" |CPU.GPIO1_IO15SD2_DATA2| rowspan="42" |J6P22| rowspan="42" |NVCC_3V3| rowspan="42" |I/O| rowspan="42" |
|ALT0
|GPIO1_IO15USDHC2_DATA2|-|ALT5|GPIO2_IO17
|-
|ALT1rowspan="2" |J1.81| rowspan="2" |SD2_DATA3| rowspan="2" |CPU.SD2_DATA03| rowspan="2" |P21| rowspan="2" |NVCC_3V3| rowspan="2" |I/O| rowspan="2" ||ALT0|USB2_OTG_OCUSDHC2_DATA3
|-
|ALT5
|PWM4_OUTGPIO2_IO18
|-
|ALT6rowspan="2" |J1.83| rowspan="2" |SD2_CMD| rowspan="2" |CPU.SD2_CMD| rowspan="2" |M22| rowspan="2" |NVCC_3V3| rowspan="2" |I/O| rowspan="2" ||ALT0|CCM_CLKO2USDHC2_CMD
|-
|ALT5|GPIO2_IO14|-| rowspan="32" |J1.6285| rowspan="32" |SAI5_RXFSSD2_CLK| rowspan="32" |CPU.SAI5_RXFSSD2_CLK| rowspan="32" |N4L22| rowspan="32" |NVCC_3V3| rowspan="32" |I/O| rowspan="32" |
|ALT0
|SAI5_RX_SYNCUSDHC2_CLK
|-
|ALT1ALT5|SAI1_TX_DATA0GPIO2_IO13
|-
|ALT5J1.87|DGND |DGND| -| -|G|||GPIO3_IO19
|-
| rowspan="3" |J1.6489| rowspan="3" |SAI5_RXCUART3_TXD| rowspan="3" |CPU.SAI5_RXCUART3_TXD| rowspan="3" |L5B7
| rowspan="3" |NVCC_3V3
| rowspan="3" |I/O
| rowspan="3" |
|ALT0
|SAI5_RX_BCLKUART3_TX
|-
|ALT1
|SAI1_TX_DATA1UART1_RTS_B
|-
|ALT5
|GPIO3_IO20GPIO5_IO27
|-
| rowspan="3" |J1.6691| rowspan="3" |SAI2_TXCUART3_RXD| rowspan="3" |CPU.SAI2_TXCUART3_RXD| rowspan="3" |J5A6
| rowspan="3" |NVCC_3V3
| rowspan="3" |I/O
| rowspan="3" |
|ALT0
|SAI2_TX_BCLKUART3_RX
|-
|ALT1
|SAI5_TX_DATA2UART1_CTS_B
|-
|ALT5
|GPIO4_IO25GPIO5_IO26
|-
| rowspan="34" |J1.6893| rowspan="34" |SAI2_TXD0UART4_TXD| rowspan="34" |CPU.SAI2_TXD0UART4_TXD| rowspan="34" |G5D7| rowspan="34" |NVCC_3V3| rowspan="34" |I/O| rowspan="34" |
|ALT0
|SAI2_TX_DATA0UART4_TX
|-
|ALT1
|SAI5_TX_DATA3UART2_RTS_B|-|ALT2|PCIE2_CLKREQ_B
|-
|ALT5
|GPIO4_IO26GPIO5_IO29
|-
| rowspan="34" |J1.7095| rowspan="34" |SAI2_TXFSUART4_RXD| rowspan="34" |CPU.SAI2_TXFSUART4_RXD| rowspan="34" |H4C6| rowspan="34" |NVCC_3V3| rowspan="34" |I/O| rowspan="34" |
|ALT0
|SAI2_TX_SYNCUART4_RX
|-
|ALT1
|SAI5_TX_DATA1UART2_CTS_B|-|ALT2|PCIE1_CLKREQ_B
|-
|ALT5
|GPIO4_IO24GPIO5_IO28
|-
| rowspan="32" |J1.7297| rowspan="32" |SAI2_RXD0SD2_WP| rowspan="32" |CPU.SAI2_RXD0SD2_WP| rowspan="32" |H6M21| rowspan="32" |NVCC_3V3| rowspan="32" |I/O| rowspan="32" |
|ALT0
|SAI2_RX_DATA0|-|ALT1|SAI5_TX_DATA0USDHC2_WP
|-
|ALT5
|GPIO4_IO23GPIO2_IO20
|-
| rowspan="32" |J1.7499| rowspan="32" |SAI5_RXD0SD2_RST_B| rowspan="32" |CPU.SAI5_RXD0SD2_RESET_B| rowspan="32" |M5R22| rowspan="32" |NVCC_3V3| rowspan="32" |I/O| rowspan="32" |
|ALT0
|SAI5_RX_DATA0 |-|ALT1|SAI1_TX_DATA2USDHC2_RESET_B
|-
|ALT5
|GPIO3_IO21GPIO2_IO19
|-
| rowspan="5" |J1.76101| rowspan="5" |SAI5_RXD1HDMI_DDC_SCL| rowspan="5" |CPU.SAI5_RXD1HDMI_DDC_SCL| rowspan="5" |L4R3| rowspan="5" |NVCC_3V3VDD_PHY_1V8| rowspan="5" |I/O| rowspan="5" ||ALT0|SAI5_RX_DATA1
|-
|ALT1J1.103|HDMI_DDC_SDA|CPU.HDMI_DDC_SDA|P3|VDD_PHY_1V8|I/O|||SAI1_TX_DATA3
|-
|ALT2J1.105|HDMI_AUX_N|CPU.HDMI_AUX_N|V2| -|D|connected with capacitor in series||SAI1_TX_SYNC
|-
|ALT3J1.107|HDMI_AUX_P|CPU.HDMI_AUX_P|V1| -|D|connected with capacitor in series||SAI5_TX_SYNC
|-
|ALT5J1.109|DGND |DGND| -| -|G|||GPIO3_IO212
|-
| rowspan="5" |J1.78111| rowspan="5" |SAI5_RXD2HDMI_TX_M_LN_3| rowspan="5" |CPU.SAI5_RXD2HDMI_TX_M_LN_3| rowspan="5" |M4M2| rowspan="5" |NVCC_3V3-| rowspan="5" |I/OD| rowspan="5" |connected with capacitor in series|ALT0|SAI5_RX_DATA2
|-
|ALT1J1.113|HDMI_TX_P_LN_3|CPU.HDMI_TX_P_LN_3|M1| -|D|connected with capacitor in series||SAI1_TX_DATA4
|-
|ALT2J1.115|HDMI_TX_M_LN_0|CPU.HDMI_TX_M_LN_0|T2| -|D|connected with capacitor in series||SAI1_TX_SYNC
|-
|ALT3J1.117|HDMI_TX_P_LN_0|CPU.HDMI_TX_P_LN_0|T1| -|D|connected with capacitor in series||SAI5_TX_BCLK
|-
|ALT5J1.119|HDMI_TX_M_LN_1|CPU.HDMI_TX_M_LN_1|U1| -|D|connected with capacitor in series||GPIO3_IO23
|-
| rowspan="5" |J1.80121| rowspan="5" |SAI5_RXD3HDMI_TX_P_LN_1| rowspan="5" |CPU.SAI5_RXD3HDMI_TX_P_LN_1| rowspan="5" |K5U2| rowspan="5" |NVCC_3V3-| rowspan="5" |I/OD| rowspan="5" |connected with capacitor in series|ALT0|SAI5_RX_DATA3
|-
|ALT1|SAI1_TX_DATA5J1.123|-HDMI_TX_M_LN_2|ALT2|SAI1_TX_SYNC|-|ALT3|SAI5_TX_DATA0|-|ALT5|GPIO3_IO24|-|J1CPU.82|DGNDHDMI_TX_M_LN_2|DGNDN1
| -
|<nowiki>-</nowiki>|GD|connected with capacitor in series
|
|
|-
|J1.84125|CLK2_NHDMI_TX_P_LN_2|CPU.CLK2_NHDMI_TX_P_LN_2|T22N2|VDDA_1V8-|D|connected with capacitor in series|||-|J1.127|HDMI_CEC|CPU.HDMI_CEC|W3|VDD_PHY_1V8|I/O
|
|
|
|-
|J1.86129|CLK2_PHDMI_HPD|CPU.CLK2_PHDMI_HPD|U22W2|VDDA_1V8VDD_PHY_1V8|DI/O
|
|
|
|-
|J1.88131|PCIE1_REF_CLKNDGND |CPU.PCIE1_REF_PAD_CLK_NDGND|K24-|VDD_PHY_3V3-|DG
|
|
|
|-
|J1.90133|PCIE1_REF_CLKPLVDS0_CLK_N|CPUBRIDGE.PCIE1_REF_PAD_CLK_PA_CLKN|K25F9|VDD_PHY_3V3-
|D
|
|
|-
|J1.92135|PCIE1_RXNLVDS0_CLK_P|CPUBRIDGE.PCIE1_RXN_NA_CLKP|H24F8|VDD_PHY_3V3-
|D
|
|
|-
|J1.94137|PCIE1_RXPLVDS0_TX0_N|CPUBRIDGE.PCIE1_RXN_PA_Y0N|H25C9|VDD_PHY_3V3-
|D
|
|
|-
|J1.96139|PCIE1_TXNLVDS0_TX0_P|CPUBRIDGE.PCIE1_TXN_NA_Y0P|J24C8|VDD_PHY_3V3-
|D
|
|
|-
|J1.98141|PCIE1_TXPLVDS0_TX1_N|CPUBRIDGE.PCIE1_TXN_PA_Y1N|J25D9|VDD_PHY_3V3-
|D
|
|
|-
|J1.100143|DGNDLVDS0_TX1_P|DGNDBRIDGE.A_Y1P|D8
| -
|<nowiki>-</nowiki>|GD
|
|
|
|-
|J1.102145|CSI1_CLK_NLVDS0_TX2_N|CPUBRIDGE.MIPI_CSI1_CLK_NA_Y2N|A22E9
| -
|D
|
|-
|J1.104147|CSI1_CLK_PLVDS0_TX2_P|CPUBRIDGE.MIPI_CSI1_CLK_PA_Y2P|B22E8| -
|D
|
|
|-
|J1.106149|CSI1_D0_NLVDS0_TX3_N|CPUBRIDGE.MIPI_CSI1_D0_NA_Y3N|A23G9
| -
|D
|
|-
|J1.108151|CSI1_D0_PLVDS0_TX3_P|CPUBRIDGE.MIPI_CSI1_D0_PA_Y3P|B23G8
| -
|D
|
|-
|J1.110153|CSI1_D1_NDGND |CPU.MIPI_CSI1_D1_NDGND|C22-
| -
|DG
|
|
|
|-
|J1.112155|CSI1_D1_PLVDS1_CLK_N|CPUBRIDGE.MIPI_CSI1_D1_PB_CLKN|D22A6
| -
|D
|
|-
|J1.114157|CSI1_D2_NLVDS1_CLK_P|CPUBRIDGE.MIPI_CSI1_D2_NB_CLKP|B24B6
| -
|D
|
|-
|J1.116159|CSI1_D2_PLVDS1_TX0_N|CPUBRIDGE.MIPI_CSI1_D2_PB_Y0N|C23A3
| -
|D
|
|-
|J1.118161|CSI1_D3_NLVDS1_TX0_P|CPUBRIDGE.MIPI_CSI1_D3_NB_Y0P|C21B3| -|D||||-|J1.163|LVDS1_TX1_N|BRIDGE.B_Y1N|A4
| -
|D
|
|-
|J1.120165|CSI1_D3_PLVDS1_TX1_P|CPUBRIDGE.MIPI_CSI1_D3_PB_Y1P|D21B4
| -
|D
|
|-
|J1.122167|DGNDLVDS1_TX2_N|DGNDBRIDGE.B_Y2N|A5
| -
|<nowiki>-</nowiki>|GD
|
|
|
|-
|J1.124(NAND on board)169|NAND_DQSLVDS1_TX2_P|CPUBRIDGE.NAND_DQSB_Y2P|M20B5|NVCC_3V3-|I/OD|Internally used for NAND, do not connect
|
|
|-
|J1.171|LVDS1_TX3_N|BRIDGE.B_Y3N|A7| -|D||||-|J1.173|LVDS1_TX3_P|BRIDGE.B_Y3P|B7| -|D||||-|J1.175|DGND |DGND| -| -|G||||-| rowspan="2" |J1.177| rowspan="2" |SD2_CD_B| rowspan="2" |CPU.SD2_CD_B| rowspan="2" |L21| rowspan="2" |NVCC_3V3| rowspan="2" |I/O| rowspan="2" ||ALT0|USDHC2_CD_B|-|ALT5|GPIO2_IO12|-| rowspan="3" |J1.124(eMMC on board)179| rowspan="3" |NAND_DQSECSPI1_SS0| rowspan="3" |CPU.NAND_DQSECSPI1_SS0| rowspan="3" |M20D4
| rowspan="3" |NVCC_3V3
| rowspan="3" |I/O
| rowspan="3" |
|ALT0
|RAWNAND_DQSECSPI1_SS0
|-
|ALT1
|QSPI_A_DQSUART3_RTS_B
|-
|ALT5
|GPIO3_IO14GPIO5_IO09
|-
| rowspan="3" |J1.126181(NAND on board)| rowspan="3" |ECSPI1_SCLK|NAND_ALErowspan="3" |CPU.NAND_ALEECSPI1_SCLK|G19rowspan="3" |D5| rowspan="3" |NVCC_3V3| rowspan="3" |I/O|Internally used for NAND, do not connectrowspan="3" ||ALT0|ECSPI1_SCLK|-|ALT1|UART3_RX|-|ALT5|GPIO5_IO06
|-
| rowspan="3" |J1.126(eMMC on board)183| rowspan="3" |NAND_ALEECSPI1_MISO| rowspan="3" |CPU.NAND_ALEECSPI1_MISO| rowspan="3" |G19B4
| rowspan="3" |NVCC_3V3
| rowspan="3" |I/O
| rowspan="3" |
|ALT0
|RAWNAND_ALEECSPI1_MISO
|-
|ALT1
|QSPI_A_SCLKUART3_CTS_B
|-
|ALT5
|GPIO3_IO00GPIO5_IO08
|-
| rowspan="23" |J1.128(NAND on board)185| rowspan="23" |SD1_CLKGPIO1_IO03| rowspan="23" |CPU.SD1_CLKGPIO1_IO03| rowspan="23" |L25P4| rowspan="23" |NVCC_3V3(NVCC_1V8 on request)| rowspan="23" |I/O| rowspan="23" |
|ALT0
|USDHC1_CLKGPIO1_IO03|-|ALT1|USDHC1_VSELECT
|-
|ALT5
|GPIO2_IO00SDMA1_EXT_EVENT0
|-
| rowspan="3" |J1.128(eMMC on board)187| rowspan="3" |NAND_CE0_BUART2_TXD| rowspan="3" |CPU.NAND_CE0_BUART2_TXD| rowspan="3" |H19D6
| rowspan="3" |NVCC_3V3
| rowspan="3" |I/O
| rowspan="3" |used as default Linux console
|ALT0
|RAWNAND_CE0_BUART2_TX
|-
|ALT1
|QSPI_A_SS0_BECSPI3_SS0
|-
|ALT5
|GPIO3_IO01GPIO5_IO25
|-
| rowspan="23" |J1.130(NAND on board)189| rowspan="23" |SD1_CMDUART2_RXD| rowspan="23" |CPU.SD1_CMDUART2_RXD| rowspan="23" |L24B6| rowspan="23" |NVCC_3V3(NVCC_1V8 on request)| rowspan="23" |I/O| rowspan="23" |used as default Linux console
|ALT0
|USDHC1_CMDUART2_RXD|-|ALT1|ECSPI3_MISO
|-
|ALT5
|GPIO2_IO01GPIO5_IO24
|-
| rowspan="3" |J1.130(eMMC on board)191| rowspan="3" |NAND_CE1_BUART1_TXD| rowspan="3" |CPU.NAND_CE1_BUART1_TXD| rowspan="3" |G21A7
| rowspan="3" |NVCC_3V3
| rowspan="3" |I/O
| rowspan="3" |
|ALT0
|RAWNAND_CE1_BUART1_TX
|-
|ALT1
|QSPI_A_SS1_BECSPI3_MOSI
|-
|ALT5
|GPIO3_IO02GPIO5_IO23
|-
| rowspan="23" |J1.132(NAND on board)193| rowspan="23" |SD1_RST_BUART1_RXD| rowspan="23" |CPU.SD1_RST_BUART1_RXD| rowspan="23" |R24C7| rowspan="23" |NVCC_3V3(NVCC_1V8 on request)| rowspan="23" |I/O| rowspan="23" |
|ALT0
|USDHC1_RESET_BUART1_RXD|-|ALT1|ECSPI3_SCLK
|-
|ALT5
|GPIO2_IO10GPIO5_IO22
|-
| rowspan="3" |J1.132(eMMC on board)195| rowspan="3" |NAND_CE2_BECSPI1_MOSI| rowspan="3" |CPU.NAND_CE2_BECSPI1_MOSI| rowspan="3" |F21A4
| rowspan="3" |NVCC_3V3
| rowspan="3" |I/O
| rowspan="3" |
|ALT0
|RAWNAND_CE2_BECSPI1_MOSI
|-
|ALT1
|QSPI_B_SS0_BUART3_TX
|-
|ALT5
|GPIO3_IO03GPIO5_IO07
|-
| rowspan="24" |J1.134(NAND on board)197| rowspan="24" |SD1_STROBEGPIO1_IO14| rowspan="24" |CPU.SD1_STROBEGPIO1_IO14| rowspan="24" |T24K7| rowspan="24" |NVCC_3V3(NVCC_1V8 on request)| rowspan="24" |I/O| rowspan="24" |
|ALT0
|USDHC1_STROBEGPIO1_IO14|-|ALT1|USB2_OTG_PWR
|-
|ALT5
|GPIO2_IO11PWM3_OUT|-|ALT6|CCM_CLKO1
|-
| rowspan="3" |J1.134(eMMC on board)199| rowspan="3" |NAND_CE3_BGPIO1_IO04| rowspan="3" |CPU.NAND_CE3_BGPIO1_IO04| rowspan="3" |H20P5
| rowspan="3" |NVCC_3V3
| rowspan="3" |I/O
| rowspan="3" |
|ALT0
|RAWNAND_CE3_BGPIO1_IO04
|-
|ALT1
|QSPI_B_SS1_BUSDHC2_VSELECT
|-
|ALT5
|GPIO3_IO034SDMA1_EXT_EVENT1
|-
|J1.136(NAND on board)|NAND_CLE|CPU.NAND_CLE|H21|NVCC_3V3|I/O|Internally used for NAND, do not connect|||-| rowspan="3" |J1.136(eMMC on board)201| rowspan="3" |NAND_CLEGPIO1_IO12| rowspan="3" |CPU.NAND_CLEGPIO1_IO12| rowspan="3" |H21L7
| rowspan="3" |NVCC_3V3
| rowspan="3" |I/O
| rowspan="3" |
|ALT0
|RAWNAND_CLEGPIO1_IO12
|-
|ALT1
|QSPI_B_SCLKUSB1_OTG_PWR
|-
|ALT5
|GPIO3_IO05SDMA2_EXT_EVENT1
|-
| rowspan="2" |J1.138(NAND on board)203| rowspan="2" |SD1_DATA0DGND | rowspan="2" |CPU.SD1_DATA0DGND| rowspan="2" |M25-| rowspan="2" |NVCC_3V3(NVCC_1V8 on request)-| rowspan="2" |I/OG| rowspan="2" ||ALT0|USDHC1_DATA0
|-
|ALT5} ==SODIMM J1 EVEN pins declaration == {| class="wikitable" ! latexfontsize="scriptsize" | Pin ! latexfontsize="scriptsize" | Pin Name! latexfontsize="scriptsize" | Internal Connections ! latexfontsize="scriptsize" | Ball/pin # ! latexfontsize="scriptsize" | Voltage domain ! latexfontsize="scriptsize" | Type ! latexfontsize="scriptsize" | Notes! colspan="2" latexfontsize="scriptsize" |GPIO2_IO02Alternative Functions
|-
| rowspan="3" |J1.1382(eMMC on board)| rowspan="3" |NAND_DATA00DGND| rowspan="3" |CPU.NAND_DATA00DGND| rowspan="3" |G20-| rowspan="3" |NVCC_3V3<nowiki>-</nowiki>| rowspan="3" |I/OG| rowspan="3" ||ALT0|RAWNAND_DATA00
|-
|ALT1J1.4|3.3VIN |INPUT VOLTAGE| -|3.3VIN|S|||QSPI_A_DATA0
|-
|ALT5J1.6|3.3VIN |INPUT VOLTAGE| -|3.3VIN|S|||GPIO3_IO06
|-
| rowspan="2" |J1.140(NAND on board)8| rowspan="2" |SD1_DATA13.3VIN | rowspan="2" |CPU.SD1_DATA1INPUT VOLTAGE| rowspan="2" |M24-| rowspan="2" |NVCC_3V3(NVCC_1V8 on request)3.3VIN| rowspan="2" |I/OS| rowspan="2" ||ALT0|USDHC1_DATA1
|-
|ALT5J1.10|3.3VIN |INPUT VOLTAGE| -|3.3VIN|S|||GPIO2_IO0
|-
| rowspan="3" |J1.14012(eMMC on board)| rowspan="3" |NAND_DATA01DGND| rowspan="3" |CPU.NAND_DATA01DGND| rowspan="3" |J20-| rowspan="3" |NVCC_3V3<nowiki>-</nowiki>| rowspan="3" |I/OG| rowspan="3" ||ALT0|RAWNAND_DATA01
|-
|ALT1J1.14|PMIC_LICELL |PMIC.LICELL|30| -|S|||QSPI_A_DATA1
|-
|ALT5|GPIO3_IO07|-| rowspan="2" |J1.142(NAND on board)16| rowspan="2" |SD1_DATA2CPU_ONOFF| rowspan="2" |CPU.SD1_DATA2ONOFF| rowspan="2" |N25W21| rowspan="2" |NVCC_3V3(NVCC_1V8 on request)NVCC_SNVS| rowspan="2" |I/O| rowspan="2" |internal pull-up 100k to NVCC_SNVS|ALT0|USDHC1_DATA2
|-
|ALT5J1.18|BOARD_PGOOD| -| -|NVCC_3V3|O|||GPIO2_IO04
|-
| rowspan="3" |J1.142(eMMC on board)20| rowspan="3" |NAND_DATA02BOOT_MODE_SEL| rowspan="3" |CPU.NAND_DATA02BOOT MODE SELECTION| rowspan="3" |H22-| rowspan="3" |NVCC_3V3| rowspan="3" |I/O| rowspan="3" |internal pull-up to NVCC_3V3|ALT0|RAWNAND_DATA02
|-
|ALT1J1.22|CPU_PORn|CPU.POR_BPMIC.RESETMCU|W203|NVCC_SNVS|I/O|internal pull-up 100k to NVCC_SNVS||QSPI_A_DATA2
|-
|ALT5J1.24|EXT_RESET|MASTER RESET| -| -|I|internal pull-up to NVCC_SNVS||GPIO3_IO08
|-
| rowspan="24" |J1.144(NAND on board)26| rowspan="24" |SD1_DATA3SAI3_RXC| rowspan="24" |CPU.SD1_DATA3SAI3_RXC| rowspan="24" |P25F4| rowspan="24" |NVCC_3V3(NVCC_1V8 on request)| rowspan="24" |I/O| rowspan="24" |
|ALT0
|USDHC1_DATA3SAI3_RX_BCLK
|-
|ALT5ALT1|GPIO2_IO05GPT1_CAPTURE2
|-
| rowspan="3" |J1.144(eMMC on board)| rowspan="3" |NAND_DATA03| rowspan="3" |CPU.NAND_DATA03| rowspan="3" |J21| rowspan="3" |NVCC_3V3| rowspan="3" |I/O| rowspan="3" ||ALT0|RAWNAND_DATA03|-|ALT1ALT2|QSPI_A_DATA3SAI5_RX_BCLK
|-
|ALT5
|GPIO3_IO09GPIO4_IO29|-| rowspan="4" |J1.28| rowspan="4" |GPIO1_IO02| rowspan="4" |CPU.GPIO1_IO02| rowspan="4" |R4| rowspan="4" |NVCC_3V3| rowspan="4" |I/O| rowspan="4" |Internally used for SW reset, do not connect|ALT0|GPIO1_IO02|-|ALT1|WDOG1_WDOG_B|-|ALT5|WDOG1_WDOG_ANY|-|ALT7|SJC_DE_B
|-
|J1.14630
|DGND
|DGND
|
|-
| rowspan="24" |J1.148(NAND on board)32| rowspan="24" |SD1_DATA4SAI3_RXD| rowspan="24" |CPU.SD1_DATA4SAI3_RXD| rowspan="24" |N24F3| rowspan="24" |NVCC_3V3(NVCC_1V8 on request)| rowspan="24" |I/O| rowspan="24" |
|ALT0
|USDHC1_DATA4SAI3_RX_DATA0|-|ALT1|GPT1_COMPARE1|-|ALT2|SAI5_RX_DATA0
|-
|ALT5
|GPIO2_IO06GPIO4_IO30
|-
| rowspan="3" |J1.148(eMMC on board)34| rowspan="3" |NAND_DATA04SAI2_MCLK| rowspan="3" |CPU.NAND_DATA04SAI2_MCLK| rowspan="3" |L20H5
| rowspan="3" |NVCC_3V3
| rowspan="3" |I/O
| rowspan="3" |
|ALT0
|RAWNAND_DATA04SAI2_MCLK
|-
|ALT1
|QSPI_B_DATA0SAI5_MCLK
|-
|ALT5
|GPIO3_IO10GPIO4_IO27
|-
| rowspan="24" |J1.150(NAND on board)36| rowspan="24" |SD1_DATA5SAI3_RXFS| rowspan="24" |CPU.SD1_DATA5SAI3_RXFS| rowspan="24" |P24G4| rowspan="24" |NVCC_3V3(NVCC_1V8 on request)| rowspan="24" |I/O| rowspan="24" |
|ALT0
|USDHC1_DATA5SAI3_RX_SYNC
|-
|ALT5ALT1|GPIO2_IO07GPT1_CAPTURE1
|-
| rowspan="3" |J1.150(eMMC on board)| rowspan="3" |NAND_DATA05| rowspan="3" |CPU.NAND_DATA05| rowspan="3" |J22| rowspan="3" |NVCC_3V3| rowspan="3" |I/O| rowspan="3" ||ALT0|RAWNAND_DATA05|-|ALT1ALT2|QSPI_B_DATA1SAI5_RX_SYNC
|-
|ALT5
|GPIO3_IO11GPIO4_IO28
|-
| rowspan="24" |J1.152(NAND on board)38| rowspan="24" |SD1_DATA6I2C3_SCL| rowspan="24" |CPU.SD1_DATA6I2C3_SCL| rowspan="24" |R25G8| rowspan="24" |NVCC_3V3(NVCC_1V8 on request)| rowspan="24" |I/O| rowspan="24" |
|ALT0
|USDHC1_DATA6I2C3_SCL
|-
|ALT5ALT1|GPIO2_IO08PWM4_OUT
|-
| rowspan="3" |J1.152(eMMC on board)| rowspan="3" |NAND_DATA06| rowspan="3" |CPU.NAND_DATA06| rowspan="3" |L19| rowspan="3" |NVCC_3V3| rowspan="3" |I/O| rowspan="3" ||ALT0|RAWNAND_DATA06|-|ALT1ALT2|QSPI_B_DATA2GPT2_CLK
|-
|ALT5
|GPIO3_IO12GPIO5_IO18
|-
| rowspan="24" |J1.154(NAND on board)40| rowspan="24" |SD1_DATA7SAI3_TXFS| rowspan="24" |CPU.SD1_DATA7SAI3_TXFS| rowspan="24" |T25G3| rowspan="24" |NVCC_3V3(NVCC_1V8 on request)| rowspan="24" |I/O| rowspan="24" |
|ALT0
|USDHC1_DATA7SAI3_TX_SYNC|-|ALT1|GPT1_CLK|-|ALT2|SAI5_RX_DATA1
|-
|ALT5
|GPIO2_IO09GPIO4_IO31
|-
| rowspan="3" |J1.154(eMMC on board)42| rowspan="3" |NAND_DATA07SPDIF_RX| rowspan="3" |CPU.NAND_DATA07SPDIF_RX| rowspan="3" |M19G6
| rowspan="3" |NVCC_3V3
| rowspan="3" |I/O
| rowspan="3" |
|ALT0
|RAWNAND_DATA07SPDIF1_IN
|-
|ALT1
|QSPI_B_DATA3PWM2_OUT
|-
|ALT5
|GPIO3_IO13GPIO5_IO04
|-
|J1.156(NAND on board)|NAND_RE_B|CPU.NAND_RE_B|K19|NVCC_3V3|I/O|Internally used for NAND, do not connect|||-| rowspan="3" |J1.156(eMMC on board)44| rowspan="3" |NAND_RE_BSPDIF_TX| rowspan="3" |CPU.NAND_RE_BSPDIF_TX| rowspan="3" |K19F6
| rowspan="3" |NVCC_3V3
| rowspan="3" |I/O
| rowspan="3" |
|ALT0
|RAWNAND_RE_BSPDIF1_OUT
|-
|ALT1
|QSPI_B_DQSPWM3_OUT
|-
|ALT5
|GPIO3_IO15GPIO5_IO03
|-
| rowspan="4" |J1.15846(NAND on board)| rowspan="4" |SAI3_MCLK|NAND_READY_Browspan="4" |CPU.NAND_READY_BSAI3_MCLK|K20rowspan="4" |D3| rowspan="4" |NVCC_3V3| rowspan="4" |I/O|Internally used for NAND, do not connectrowspan="4" ||ALT0|SAI3_MCLK|-|ALT1|PWM4_OUT
|-
| rowspan="2" |J1.158(eMMC on board)| rowspan="2" |NAND_READY_B| rowspan="2" |CPU.NAND_READY_B| rowspan="2" |K20| rowspan="2" |NVCC_3V3| rowspan="2" |I/O| rowspan="2" ||ALT0ALT2|RAWNAND_READY_BSAI5_MCLK
|-
|ALT5
|GPIO3_IO16GPIO5_IO02
|-
| rowspan="4" |J1.16048(NAND on board)| rowspan="4" |I2C3_SDA|NAND_WE_Browspan="4" |CPU.NAND_WE_BI2C3_SDA|K22rowspan="4" |E9| rowspan="4" |NVCC_3V3| rowspan="4" |I/O|Internally used for NAND, do not connectrowspan="4" ||ALT0|I2C3_SDA
|-
| rowspan="2" |J1.160(eMMC on board)| rowspan="2" |NAND_WE_B| rowspan="2" |CPU.NAND_WE_B| rowspan="2" |K22| rowspan="2" |NVCC_3V3| rowspan="2" |I/O| rowspan="2" ||ALT0ALT1|RAWNAND_WE_BPWM3_OUT
|-
|ALT5ALT2|GPIO3_IO17GPT3_CLK
|-
|J1.162(NAND on board)|NAND_WP_B|CPU.NAND_WP_B|K21|NVCC_3V3|I/O|Internally used for NAND, do not connect|ALT5|GPIO5_IO19
|-
| rowspan="24" |J1.162(eMMC on board)50| rowspan="24" |NAND_WP_BSAI3_TXC| rowspan="24" |CPU.NAND_WP_BSAI3_TXC| rowspan="24" |K21C4| rowspan="24" |NVCC_3V3| rowspan="24" |I/O| rowspan="24" |
|ALT0
|RAWNAND_WP_BSAI3_TX_BCLK
|-
|ALT5ALT1|GPIO3_IO18GPT1_COMPARE2
|-
|J1.164|DGND|DGND| -|<nowiki>-</nowiki>|G||ALT2|SAI5_RX_DATA2
|-
|J1.166|CLK1_N|CPU.CLK1_N|T23||D||ALT5|GPIO5_IO00
|-
| rowspan="4" |J1.16852|CLK1_Prowspan="4" |SAI3_TXD| rowspan="4" |CPU.CLK1_PSAI3_TXD|R23rowspan="4" |C3| rowspan="4" |NVCC_3V3| rowspan="4" |I/O| rowspan="4" ||ALT0|DSAI3_TX_DATA0|-|ALT1|GPT1_COMPARE3
|-
|J1.170|USB2_RXN|CPU.USB2_RX_N|B8||D||ALT2|SAI5_RX_DATA3
|-
|J1.172|USB2_RXP|CPU.USB2_RX_P|A8||D||ALT5|GPIO5_IO01
|-
| rowspan="2" |J1.17454|USB2_TXNrowspan="2" |GPIO1_IO10| rowspan="2" |CPU.USB2_TX_NGPIO1_IO10|B9rowspan="2" |M7|rowspan="2" |NVCC_3V3|Drowspan="2" |I/O|rowspan="2" |Internally used for ETH PHY interrupt, do not connect|ALT0|GPIO1_IO10
|-
|J1.176|USB2_TXP|CPU.USB2_TX_P|A9||D||ALT1|USB1_OTG_ID
|-
|J1.17856|USB1_RXNDGND|CPU.USB1_RX_NDGND|B12-|<nowiki>-</nowiki>|DG
|
|
|
|-
| rowspan="4" |J1.18058|USB1_RXProwspan="4" |SAI5_MCLK| rowspan="4" |CPU.USB1_RX_PSAI5_MCLK|A12rowspan="4" |K4| rowspan="4" |NVCC_3V3| rowspan="4" |I/O| rowspan="4" ||ALT0|DSAI5_MCLK|-|ALT1|SAI1_TX_BCLK
|-
|J1.182|USB1_TXN|CPU.USB1_TX_N|B13||D||ALT2|SAI4_MCLK
|-
|ALT5|GPIO3_IO25|-| rowspan="4" |J1.18460|USB1_TXProwspan="4" |GPIO1_IO15| rowspan="4" |CPU.USB1_TX_PGPIO1_IO15|A13rowspan="4" |J6|rowspan="4" |NVCC_3V3|Drowspan="4" |I/O| rowspan="4" ||ALT0|GPIO1_IO15
|-
|J1.186|USB1_VBUS|CPU.USB1_VBUS|D14| -|S||ALT1|USB2_OTG_OC
|-
|J1.188|USB2_VBUS|CPU.USB2_VBUS|D9| -|S||ALT5|PWM4_OUT
|-
|J1.190|DGND|DGND| -|<nowiki>-</nowiki>|G||ALT6|CCM_CLKO2
|-
| rowspan="3" |J1.19262|USB1_IDrowspan="3" |SAI5_RXFS| rowspan="3" |CPU.USB1_IDSAI5_RXFS|C14rowspan="3" |N4|VDD_PHY_3V3rowspan="3" |NVCC_3V3| rowspan="3" |I/O| rowspan="3" ||ALT0|SAI5_RX_SYNC
|-
|J1.194|USB2_ID|CPU.USB2_ID|C9|VDD_PHY_3V3|I||ALT1|SAI1_TX_DATA0
|-
|J1.196|USB1_DN|CPU.USB1_DN|B14| -|D||ALT5|GPIO3_IO19
|-
| rowspan="3" |J1.19864|USB1_DProwspan="3" |SAI5_RXC| rowspan="3" |CPU.USB1_DPSAI5_RXC|A14rowspan="3" |L5| -rowspan="3" |NVCC_3V3|Drowspan="3" |I/O| rowspan="3" ||ALT0|SAI5_RX_BCLK
|-
|J1.200|USB2_DP|CPU.USB2_DP|A10| -|D||ALT1|SAI1_TX_DATA1
|-
|J1.202|USB2_DN|CPU.USB2_DN|B10| -|D||ALT5|GPIO3_IO20
|-
| rowspan="3" |J1.20466|DGNDrowspan="3" |SAI2_TXC| rowspan="3" |CPU.SAI2_TXC|DGNDrowspan="3" |J5| -rowspan="3" |NVCC_3V3|<nowiki>-<rowspan="3" |I/nowiki>O|Growspan="3" ||ALT0|SAI2_TX_BCLK
|-
|}ALT1 ===Pinout Table J4 pins declaration ==={| class="wikitable" ! latexfontsize="scriptsize" | Pin ! latexfontsize="scriptsize" | Pin Name! latexfontsize="scriptsize" | Internal Connections ! latexfontsize="scriptsize" | Ball/pin # ! latexfontsize="scriptsize" |<nowiki>Voltage|domain</nowiki>! latexfontsize="scriptsize" | Type ! latexfontsize="scriptsize" | Notes! colspan="2" |Alternative FunctionsSAI5_TX_DATA2
|-
|J4.1|DGND|DGND| -|<nowiki>-</nowiki>|G||ALT5|GPIO4_IO25
|-
| rowspan="73" |J4J1.268| rowspan="73" |SAI1_RXD7SAI2_TXD0| rowspan="73" |CPU.SAI1_RXD7SAI2_TXD0| rowspan="73" |G1G5| rowspan="73" |NVCC_3V3| rowspan="73" |I/O| rowspan="73" |internally used for BOOT config
|ALT0
|SAI1_RX_DATA7SAI2_TX_DATA0
|-
|ALT1
|SAI6_MCLKSAI5_TX_DATA3
|-
|ALT2ALT5|SAI1_TX_SYNCGPIO4_IO26
|-
|ALT3rowspan="3" |J1.70| rowspan="3" |SAI2_TXFS| rowspan="3" |CPU.SAI2_TXFS| rowspan="3" |H4| rowspan="3" |NVCC_3V3| rowspan="3" |I/O| rowspan="3" ||ALT0|SAI1_TX_DATA4SAI2_TX_SYNC
|-
|ALT4ALT1|CORESIGHT_TRACE7SAI5_TX_DATA1
|-
|ALT5
|GPIO4_IO09GPIO4_IO24
|-
|ALT6|SRC_BOOT_CFG7|-| rowspan="63" |J4J1.372| rowspan="63" |SAI1_RXD6SAI2_RXD0| rowspan="63" |CPU.SAI1_RXD6SAI2_RXD0| rowspan="63" |G2H6| rowspan="63" |NVCC_3V3| rowspan="63" |I/O| rowspan="63" |internally used for BOOT config
|ALT0
|SAI1_RX_DATA6SAI2_RX_DATA0
|-
|ALT1
|SAI6_TX_SYNC|-|ALT2|SAI6_RX_SYNC|-|ALT4|CORESIGHT_TRACE6SAI5_TX_DATA0
|-
|ALT5
|GPIO4_IO08GPIO4_IO23
|-
|ALT6rowspan="3" |J1.74| rowspan="3" |SAI5_RXD0| rowspan="3" |CPU.SAI5_RXD0| rowspan="3" |M5| rowspan="3" |NVCC_3V3| rowspan="3" |I/O| rowspan="3" ||ALT0|SAI5_RX_DATA0 |-|ALT1|SAI1_TX_DATA2|-|ALT5|SRC_BOOT_CFG6GPIO3_IO21|-| rowspan="75" |J4J1.476| rowspan="75" |SAI1_RXD5SAI5_RXD1| rowspan="75" |CPU.SAI1_RXD5SAI5_RXD1| rowspan="75" |F1L4| rowspan="75" |NVCC_3V3| rowspan="75" |I/O| rowspan="75" |internally used for BOOT config
|ALT0
|SAI1_RX_DATA5SAI5_RX_DATA1
|-
|ALT1
|SAI6_TX_DATA0SAI1_TX_DATA3
|-
|ALT2
|SAI6_RX_DATA0SAI1_TX_SYNC
|-
|ALT3
|SAI1_RX_SYNC|-|ALT4|CORESIGHT_TRACE5SAI5_TX_SYNC
|-
|ALT5
|GPIO4_IO07GPIO3_IO212
|-
|ALT6|SRC_BOOT_CFG5|-| rowspan="65" |J4J1.578| rowspan="65" |SAI1_RXD4SAI5_RXD2| rowspan="65" |CPU.SAI1_RXD4SAI5_RXD2| rowspan="65" |J1M4| rowspan="65" |NVCC_3V3| rowspan="65" |I/O| rowspan="65" |internally used for BOOT config
|ALT0
|SAI1_RX_DATA4SAI5_RX_DATA2
|-
|ALT1
|SAI6_TX_BCLKSAI1_TX_DATA4
|-
|ALT2
|SAI6_RX_BCLKSAI1_TX_SYNC
|-
|ALT4ALT3|CORESIGHT_TRACE4SAI5_TX_BCLK
|-
|ALT5
|GPIO4_IO06GPIO3_IO23
|-
|ALT6|SRC_BOOT_CFG4|-| rowspan="5" |J4J1.680| rowspan="5" |SAI1_RXD3SAI5_RXD3| rowspan="5" |CPU.SAI1_RXD3SAI5_RXD3| rowspan="5" |J2K5
| rowspan="5" |NVCC_3V3
| rowspan="5" |I/O
| rowspan="5" |internally used for BOOT config
|ALT0
|SAI1_RX_DATA3SAI5_RX_DATA3
|-
|ALT1
|SAI5_RX_DATA3SAI1_TX_DATA5|-|ALT2|SAI1_TX_SYNC
|-
|ALT4ALT3|CORESIGHT_TRACE3SAI5_TX_DATA0
|-
|ALT5
|GPIO4_IO05GPIO3_IO24
|-
|ALT6J1.82|DGND|DGND| -|<nowiki>-</nowiki>|G|||SRC_BOOT_CFG3
|-
| rowspan="5" |J4J1.784| rowspan="5" |SAI1_RXD2CLK2_N| rowspan="5" |CPU.SAI1_RXD2CLK2_N| rowspan="5" |H2T22| rowspan="5" |NVCC_3V3VDDA_1V8| rowspan="5" |I/OD| rowspan="5" |internally Internally used for BOOT configPCIe CLK, do not connect|ALT0|SAI1_RX_DATA2
|-
|ALT1J1.86|CLK2_P|CPU.CLK2_P|U22|VDDA_1V8|D|Internally used for PCIe CLK, do not connect||SAI5_RX_DATA2
|-
|ALT4J1.88|PCIE1_REF_CLKN|CPU.PCIE1_REF_PAD_CLK_N|K24|VDD_PHY_3V3|D|||CORESIGHT_TRACE2
|-
|ALT5J1.90|PCIE1_REF_CLKP|CPU.PCIE1_REF_PAD_CLK_P|K25|VDD_PHY_3V3|D|||GPIO4_IO04
|-
|ALT6J1.92|PCIE1_RXN|CPU.PCIE1_RXN_N|H24|VDD_PHY_3V3|D|||SRC_BOOT_CFG2
|-
| rowspan="5" |J4J1.894| rowspan="5" |SAI1_RXD1PCIE1_RXP| rowspan="5" |CPU.SAI1_RXD1PCIE1_RXN_P| rowspan="5" |L2H25| rowspan="5" |NVCC_3V3VDD_PHY_3V3| rowspan="5" |I/OD| rowspan="5" |internally used for BOOT config|ALT0|SAI1_RX_DATA1
|-
|ALT1J1.96|PCIE1_TXN|CPU.PCIE1_TXN_N|J24|VDD_PHY_3V3|D|||SAI5_RX_DATA1
|-
|ALT4J1.98|PCIE1_TXP|CPU.PCIE1_TXN_P|J25|VDD_PHY_3V3|D|||CORESIGHT_TRACE1
|-
|ALT5J1.100|DGND|DGND| -|<nowiki>-</nowiki>|G|||GPIO4_IO03
|-
|ALT6J1.102|CSI1_CLK_N|CPU.MIPI_CSI1_CLK_N|A22| -|D|||SRC_BOOT_CFG1
|-
| rowspan="5" |J4J1.9104| rowspan="5" |SAI1_RXD0CSI1_CLK_P| rowspan="5" |CPU.SAI1_RXD0MIPI_CSI1_CLK_P| rowspan="5" |K2B22| rowspan="5" |NVCC_3V3-| rowspan="5" |I/OD| rowspan="5" |internally used for BOOT config|ALT0|SAI1_RX_DATA0
|-
|ALT1J1.106|SAI5_RX_DATA0CSI1_D0_N|CPU.MIPI_CSI1_D0_N|A23|-|ALT4D|||CORESIGHT_TRACE0
|-
|ALT5J1.108|CSI1_D0_P|CPU.MIPI_CSI1_D0_P|B23| -|D|||GPIO4_IO02
|-
|ALT6J1.110|CSI1_D1_N|CPU.MIPI_CSI1_D1_N|C22| -|D|||SRC_BOOT_CFG0
|-
| rowspan="4" |J4J1.10112| rowspan="4" |SAI1_RXCCSI1_D1_P| rowspan="4" |CPU.SAI1_RXCMIPI_CSI1_D1_P| rowspan="4" |K1D22| rowspan="4" |NVCC_3V3-| rowspan="4" |I/OD| rowspan="4" ||ALT0|SAI1_RX_BCLK
|-
|ALT1J1.114|CSI1_D2_N|CPU.MIPI_CSI1_D2_N|B24| -|D|||SAI5_RX_BCLK
|-
|ALT4J1.116|CSI1_D2_P|CPU.MIPI_CSI1_D2_P|C23| -|D|||CORESIGHT_TRACE_CTL
|-
|ALT5|GPIO4_IO01|-| rowspan="4" |J4J1.11118| rowspan="4" |SAI1_RXFSCSI1_D3_N| rowspan="4" |CPU.SAI1_RXFS| rowspan="4" |L1| rowspan="4" |NVCC_3V3| rowspan="4" |I/O| rowspan="4" ||ALT0|SAI1_RX_SYNC|-|ALT1|SAI5_RX_SYNC|-|ALT4|CORESIGHT_TRACE_CLK|-|ALT5|GPIO4_IO00|-|J4.12|DGNDMIPI_CSI1_D3_N|DGNDC21
| -
|<nowiki>-</nowiki>|GD
|
|
|
|-
| rowspan="4" |J4J1.13120| rowspan="4" |SAI1_MCLKCSI1_D3_P| rowspan="4" |CPU.SAI1_MCLKMIPI_CSI1_D3_P| rowspan="4" |D21| rowspan="4" |NVCC_3V3-| rowspan="4" |I/OD| rowspan="4" ||ALT0|SAI1_MCLK
|-
|ALT1|SAI5_MCLK |-|ALT2|SAI1_TX_BCLK|-|ALT5|GPIO4_IO20|-|J4J1.14122
|DGND
|DGND
|
|-
|J1.124(NAND on board)|NAND_DQS|CPU.NAND_DQS|M20|NVCC_3V3|I/O|Internally used for NAND, do not connect|||-| rowspan="43" |J4J1.15124(eMMC on board)| rowspan="43" |SAI1_TXFSNAND_DQS| rowspan="43" |CPU.SAI1_TXFSNAND_DQS| rowspan="43" |H4M20| rowspan="43" |NVCC_3V3| rowspan="43" |I/O| rowspan="43" |
|ALT0
|SAI1_TX_SYNCRAWNAND_DQS
|-
|ALT1
|SAI5_TX_SYNC|-|ALT4|CORESIGHT_EVENTOQSPI_A_DQS
|-
|ALT5
|GPIO4_IO10GPIO3_IO14
|-
|J1.126(NAND on board)|NAND_ALE|CPU.NAND_ALE|G19|NVCC_3V3|I/O|Internally used for NAND, do not connect|||-| rowspan="43" |J4J1.16126(eMMC on board)| rowspan="43" |SAI1_TXCNAND_ALE| rowspan="43" |CPU.SAI1_TXCNAND_ALE| rowspan="43" |J5G19| rowspan="43" |NVCC_3V3| rowspan="43" |I/O| rowspan="43" |
|ALT0
|SAI1_TX_BCLKRAWNAND_ALE
|-
|ALT1
|SAI5_TX_BCLK|-|ALT4|CORESIGHT_EVENTIQSPI_A_SCLK
|-
|ALT5
|GPIO4_IO11GPIO3_IO00
|-
| rowspan="52" |J4J1.17128(NAND on board)| rowspan="52" |SAI1_TXD0SD1_CLK| rowspan="52" |CPU.SAI1_TXD0SD1_CLK| rowspan="52" |F2L25| rowspan="52" |NVCC_3V3(NVCC_1V8 on request)| rowspan="52" |I/O| rowspan="52" |internally used for BOOT config
|ALT0
|SAI1_TX_DATA0|-|ALT1|SAI5_TX_DATA0|-|ALT4|CORESIGHT_TRACE8USDHC1_CLK
|-
|ALT5
|GPIO4_IO12GPIO2_IO00
|-
|ALT6|SRC_BOOT_CFG8|-| rowspan="53" |J4J1.18128(eMMC on board)| rowspan="53" |SAI1_TXD1NAND_CE0_B| rowspan="53" |CPU.SAI1_TXD1NAND_CE0_B| rowspan="53" |E2H19| rowspan="53" |NVCC_3V3| rowspan="53" |I/O| rowspan="53" |internally used for BOOT config
|ALT0
|SAI1_TX_DATA1RAWNAND_CE0_B
|-
|ALT1
|SAI5_TX_DATA1|-|ALT4|CORESIGHT_TRACE9QSPI_A_SS0_B
|-
|ALT5
|GPIO4_IO13GPIO3_IO01
|-
|ALT6|SRC_BOOT_CFG9|-| rowspan="52" |J4J1.19130(NAND on board)| rowspan="52" |SAI1_TXD2SD1_CMD| rowspan="52" |CPU.SAI1_TXD2SD1_CMD| rowspan="52" |B2L24| rowspan="52" |NVCC_3V3(NVCC_1V8 on request)| rowspan="52" |I/O| rowspan="52" |internally used for BOOT config
|ALT0
|SAI1_TX_DATA2|-|ALT1|SAI5_TX_DATA2|-|ALT4|CORESIGHT_TRACE10USDHC1_CMD
|-
|ALT5
|GPIO4_IO14GPIO2_IO01
|-
|ALT6|SRC_BOOT_CFG10|-| rowspan="53" |J4J1.20130(eMMC on board)| rowspan="53" |SAI1_TXD3NAND_CE1_B| rowspan="53" |CPU.SAI1_TXD3NAND_CE1_B| rowspan="53" |D1G21| rowspan="53" |NVCC_3V3| rowspan="53" |I/O| rowspan="53" |internally used for BOOT config
|ALT0
|SAI1_TX_DATA3RAWNAND_CE1_B
|-
|ALT1
|SAI5_TX_DATA3|-|ALT4|CORESIGHT_TRACE11QSPI_A_SS1_B
|-
|ALT5
|GPIO4_IO15GPIO3_IO02
|-
|ALT6|SRC_BOOT_CFG11|-| rowspan="62" |J4J1.21132(NAND on board)| rowspan="62" |SAI1_TXD4SD1_RST_B| rowspan="62" |CPU.SAI1_TXD4SD1_RST_B| rowspan="62" |D2R24| rowspan="62" |NVCC_3V3(NVCC_1V8 on request)| rowspan="62" |I/O| rowspan="62" |internally used for BOOT config
|ALT0
|SAI1_TX_DATA4USDHC1_RESET_B
|-
|ALT1ALT5|SAI6_RX_BCLKGPIO2_IO10
|-
|ALT2rowspan="3" |J1.132(eMMC on board)| rowspan="3" |NAND_CE2_B| rowspan="3" |CPU.NAND_CE2_B| rowspan="3" |F21| rowspan="3" |NVCC_3V3| rowspan="3" |I/O| rowspan="3" ||ALT0|SAI6_TX_BCLKRAWNAND_CE2_B
|-
|ALT4ALT1|CORESIGHT_TRACE12QSPI_B_SS0_B
|-
|ALT5
|GPIO4_IO16GPIO3_IO03
|-
|ALT6rowspan="2" |J1.134(NAND on board)| rowspan="2" |SD1_STROBE| rowspan="2" |CPU.SD1_STROBE| rowspan="2" |T24| rowspan="2" |NVCC_3V3(NVCC_1V8 on request)| rowspan="2" |I/O| rowspan="2" ||ALT0|USDHC1_STROBE|-|ALT5|SRC_BOOT_CFG12GPIO2_IO11
|-
| rowspan="63" |J4J1.22134(eMMC on board)| rowspan="63" |SAI1_TXD5NAND_CE3_B| rowspan="63" |CPU.SAI1_TXD5NAND_CE3_B| rowspan="63" |C2H20| rowspan="63" |NVCC_3V3| rowspan="63" |I/O| rowspan="63" |internally used for BOOT config
|ALT0
|SAI1_TX_DATA5RAWNAND_CE3_B
|-
|ALT1
|SAI6_RX_DATA0QSPI_B_SS1_B
|-
|ALT2ALT5|SAI6_TX_DATA0GPIO3_IO034
|-
|ALT4J1.136(NAND on board)|NAND_CLE|CPU.NAND_CLE|H21|NVCC_3V3|I/O|Internally used for NAND, do not connect||CORESIGHT_TRACE13
|-
|ALT5|GPIO4_IO17|-|ALT6|SRC_BOOT_CFG13|-| rowspan="63" |J4J1.23136(eMMC on board)| rowspan="63" |SAI1_TXD6NAND_CLE| rowspan="63" |CPU.SAI1_TXD6NAND_CLE| rowspan="63" |B3H21| rowspan="63" |NVCC_3V3| rowspan="63" |I/O| rowspan="63" |internally used for BOOT config
|ALT0
|SAI1_TX_DATA6RAWNAND_CLE
|-
|ALT1
|SAI6_RX_SYNCQSPI_B_SCLK
|-
|ALT2ALT5|SAI6_TX_SYNCGPIO3_IO05
|-
|ALT4rowspan="2" |J1.138(NAND on board)| rowspan="2" |SD1_DATA0| rowspan="2" |CPU.SD1_DATA0| rowspan="2" |M25| rowspan="2" |NVCC_3V3(NVCC_1V8 on request)| rowspan="2" |I/O| rowspan="2" ||ALT0|CORESIGHT_TRACE14USDHC1_DATA0
|-
|ALT5
|GPIO4_IO18GPIO2_IO02
|-
|ALT6rowspan="3" |J1.138(eMMC on board)| rowspan="3" |NAND_DATA00| rowspan="3" |CPU.NAND_DATA00| rowspan="3" |G20| rowspan="3" |NVCC_3V3| rowspan="3" |I/O| rowspan="3" ||ALT0|SRC_BOOT_CFG14RAWNAND_DATA00
|-
| rowspan="5" |J4.24| rowspan="5" |SAI1_TXD7| rowspan="5" |CPU.SAI1_TXD7| rowspan="5" |C1| rowspan="5" |NVCC_3V3| rowspan="5" |I/O| rowspan="5" |internally used for BOOT config|ALT0ALT1|SAI1_TX_DATA7QSPI_A_DATA0
|-
|ALT1ALT5|SAI6_MCLKGPIO3_IO06
|-
|ALT4rowspan="2" |J1.140(NAND on board)| rowspan="2" |SD1_DATA1| rowspan="2" |CPU.SD1_DATA1| rowspan="2" |M24| rowspan="2" |NVCC_3V3(NVCC_1V8 on request)| rowspan="2" |I/O| rowspan="2" ||ALT0|CORESIGHT_TRACE15USDHC1_DATA1
|-
|ALT5
|GPIO4_IO19GPIO2_IO0
|-
|ALT6rowspan="3" |SRC_BOOT_CFG15|-|J4J1.25|DGND|DGND| -140|<nowiki>-</nowiki>(eMMC on board)|G||||}===Pinout Table J5 pins declaration ==={| classrowspan="wikitable3" |NAND_DATA01! latexfontsize| rowspan="scriptsize3" | Pin CPU.NAND_DATA01! latexfontsize| rowspan="scriptsize3" | Pin NameJ20! latexfontsize| rowspan="scriptsize3" | Internal Connections NVCC_3V3! latexfontsize| rowspan="scriptsize3" | BallI/pin # O! latexfontsize="scriptsize" |<nowiki>Voltage|domain</nowiki>! latexfontsizerowspan="scriptsize3" | Type ! latexfontsize="scriptsize" | NotesALT0! colspan="2" |Alternative FunctionsRAWNAND_DATA01
|-
|J5.1|DGND|DGND| -|<nowiki>-</nowiki>|G||ALT1|QSPI_A_DATA1
|-
|J5ALT5|GPIO3_IO07|-| rowspan="2" |J1.142(NAND on board)| rowspan="2" |SD1_DATA2|PCIE2_RXNrowspan="2" |CPU.PCIE2_RXN_NSD1_DATA2|D24rowspan="2" |N25| -rowspan="2" |NVCC_3V3(NVCC_1V8 on request)|Drowspan="2" |I/O| rowspan="2" ||ALT0|USDHC1_DATA2
|-
|J5.3|PCIE2_RXP|CPU.PCIE2_RXN_P|D25| -|D||ALT5|GPIO2_IO04
|-
|J5rowspan="3" |J1.4142(eMMC on board)|DGNDrowspan="3" |NAND_DATA02|DGNDrowspan="3" |CPU.NAND_DATA02| -rowspan="3" |H22| rowspan="3" |NVCC_3V3|<nowiki>-<rowspan="3" |I/nowiki>O|Growspan="3" ||ALT0|RAWNAND_DATA02|-|ALT1|QSPI_A_DATA2
|-
|J5.5|PCIE2_TXN|CPU.PCIE2_TXN_N|E24| -|D||ALT5|GPIO3_IO08
|-
|J5rowspan="2" |J1.6144(NAND on board)|PCIE2_TXProwspan="2" |SD1_DATA3| rowspan="2" |CPU.PCIE2_TXN_PSD1_DATA3|E25rowspan="2" |P25| -rowspan="2" |NVCC_3V3(NVCC_1V8 on request)|Drowspan="2" |I/O| rowspan="2" ||ALT0|USDHC1_DATA3
|-
|J5.7|DGND|DGND| -|<nowiki>-</nowiki>|G||ALT5|GPIO2_IO05
|-
|J5rowspan="3" |J1.8144(eMMC on board)|PCIE2_REF_CLKNrowspan="3" |NAND_DATA03| rowspan="3" |CPU.PCIE2_REF_PAD_CLK_NNAND_DATA03| rowspan="3" |J21| rowspan="3" |NVCC_3V3| rowspan="3" |I/O|F24rowspan="3" || -ALT0|DRAWNAND_DATA03|-|ALT1|QSPI_A_DATA3
|-
|J5.9|PCIE2_REF_CLKP|CPU.PCIE2_REF_PAD_CLK_P|F25| -|D||ALT5|GPIO3_IO09
|-
|J5J1.10146
|DGND
|DGND
|
|-
|J5rowspan="2" |J1.11148(NAND on board)|CSI_P2_CKNrowspan="2" |SD1_DATA4| rowspan="2" |CPU.MIPI_CSI2_CLK_NSD1_DATA4|A19rowspan="2" |N24| -rowspan="2" |NVCC_3V3(NVCC_1V8 on request)|Drowspan="2" |I/O| rowspan="2" ||ALT0|USDHC1_DATA4
|-
|J5.12|CSI_P2_CKP|CPU.MIPI_CSI2_CLK_P|B19| -|D||ALT5|GPIO2_IO06
|-
|J5rowspan="3" |J1.13148(eMMC on board)| rowspan="3" |DGNDNAND_DATA04|DGNDrowspan="3" |CPU.NAND_DATA04| -rowspan="3" |L20|<nowiki>-<rowspan="3" |NVCC_3V3| rowspan="3" |I/nowiki>O|Growspan="3" ||ALT0|RAWNAND_DATA04
|-
|J5.14|CSI_P2_DN0|CPU.MIPI_CSI2_D0_N|C20| -|D||ALT1|QSPI_B_DATA0
|-
|J5.15|CSI_P2_DP0|CPU.MIPI_CSI2_D0_P|D10| -|D||ALT5|GPIO3_IO10
|-
|J5rowspan="2" |J1.16150(NAND on board)|CSI_P2_DN1rowspan="2" |SD1_DATA5| rowspan="2" |CPU.MIPI_CSI2_D1_NSD1_DATA5|A20rowspan="2" |P24| -rowspan="2" |NVCC_3V3(NVCC_1V8 on request)|Drowspan="2" |I/O| rowspan="2" ||ALT0|USDHC1_DATA5
|-
|J5.17|CSI_P2_DP1|CPU.MIPI_CSI2_D1_P|B20| -|D||ALT5|GPIO2_IO07
|-
|J5rowspan="3" |J1.18150(eMMC on board)| rowspan="3" |DGNDNAND_DATA05|DGNDrowspan="3" |CPU.NAND_DATA05| -rowspan="3" |J22|<nowiki>-<rowspan="3" |NVCC_3V3| rowspan="3" |I/nowiki>O|Growspan="3" ||ALT0|RAWNAND_DATA05
|-
|J5.19|CSI_P2_DN2|CPU.MIPI_CSI2_D2_N|A21| -|D||ALT1|QSPI_B_DATA1
|-
|J5.20|CSI_P2_DP2|CPU.MIPI_CSI2_D2_P|B21| -|D||ALT5|GPIO3_IO11
|-
|J5rowspan="2" |J1.21152(NAND on board)|CSI_P2_DN3rowspan="2" |SD1_DATA6| rowspan="2" |CPU.MIPI_CSI2_D3_NSD1_DATA6|C19rowspan="2" |R25| -rowspan="2" |NVCC_3V3(NVCC_1V8 on request)|Drowspan="2" |I/O| rowspan="2" ||ALT0|USDHC1_DATA6
|-
|J5.22|CSI_P2_DP3|CPU.MIPI_CSI2_D3_P|D19| -|D||ALT5|GPIO2_IO08
|-
|J5.23|DGND|DGND| -|<nowiki>-</nowiki>|G||||-| rowspan="43" |J5J1.24152(eMMC on board)| rowspan="43" |I2C4_SCLNAND_DATA06| rowspan="43" |CPU.I2C4_SCLNAND_DATA06| rowspan="43" |F8L19| rowspan="43" |NVCC_3V3| rowspan="43" |I/O| rowspan="43" |
|ALT0
|I2C4_SCLRAWNAND_DATA06
|-
|ALT1
|PWM2_OUT|-|ALT2|PCIE1_CLKREQ_BQSPI_B_DATA2
|-
|ALT5
|GPIO5_IO20GPIO3_IO12
|-
| rowspan="42" |J5J1.25154(NAND on board)| rowspan="2" |SD1_DATA7| rowspan="2" |CPU.SD1_DATA7| rowspan="2" |T25| rowspan="2" |NVCC_3V3(NVCC_1V8 on request)| rowspan="2" |I/O| rowspan="2" ||ALT0|USDHC1_DATA7|-|ALT5|GPIO2_IO09|-| rowspan="3" |J1.154(eMMC on board)| rowspan="43" |I2C4_SDANAND_DATA07| rowspan="43" |CPU.I2C4_SDANAND_DATA07| rowspan="43" |F9M19| rowspan="43" |NVCC_3V3| rowspan="43" |I/O| rowspan="43" |
|ALT0
|I2C4_SDARAWNAND_DATA07
|-
|ALT1
|PWM1_OUTQSPI_B_DATA3
|-
|ALT2ALT5|PCIE2_CLKREQ_BGPIO3_IO13
|-
|ALT5|GPIO5_IO21|} ===Pinout Table JD5 pins declaration ==={| class="wikitable" ! latexfontsize="scriptsize" | Pin ! latexfontsize="scriptsize" | Pin Name! latexfontsize="scriptsize" | Internal Connections ! latexfontsize="scriptsize" | Ball/pin # ! latexfontsize="scriptsize" |<nowiki> Voltage|domain</nowiki>! latexfontsize="scriptsize" | Type ! latexfontsize="scriptsize" | Notes! colspan="2" latexfontsize="scriptsize" | Alternative Functions|-|JD5J1.1|DGND|DGND| -|<nowiki>-</nowiki>|G||156|(NAND on board)|-NAND_RE_B|JD5CPU.2|EEPROM_WP|Internal EEPROM Write ProtectNAND_RE_B| -K19
|NVCC_3V3
|I/O|Internally used for NAND, do not connect
|
|
|-
|JD5rowspan="3" |J1.156(eMMC on board)| rowspan="3" |NAND_RE_B|NCrowspan="3" |CPU.NAND_RE_B|Not Connectedrowspan="3" |K19| -rowspan="3" |NVCC_3V3| -rowspan="3" |I/O|Zrowspan="3" ||ALT0|RAWNAND_RE_B
|-
|JD5.4|JTAG_TCK|CPU.JTAG_TCK|T5|NVCC_3V3|I|internal pull-up 10k to NVCC_3V3|ALT1|QSPI_B_DQS
|-
|JD5.5|JTAG_TMS|CPU.JTAG_TMS|V5|NVCC_3V3|I||ALT5|GPIO3_IO15
|-
|JD5J1.6158(NAND on board)|JTAG_TDONAND_READY_B|CPU.JTAG_TDONAND_READY_B|U5K20
|NVCC_3V3
|I/O|Internally used for NAND, do not connect
|
|
|-
|JD5rowspan="2" |J1.7158(eMMC on board)|JTAG_TDIrowspan="2" |NAND_READY_B| rowspan="2" |CPU.JTAG_TDINAND_READY_B|W5rowspan="2" |K20| rowspan="2" |NVCC_3V3| rowspan="2" |I/O| rowspan="2" ||ALT0|RAWNAND_READY_B|-|ALT5|GPIO3_IO16
|-
|JD5J1.8160(NAND on board)|JTAG_nTRSTNAND_WE_B|CPU.JTAG_TRST_BNAND_WE_B|U6K22
|NVCC_3V3
|I
|
|
|
|-
|JD5.9
|CPU_PORn
|CPU.POR_B
PMIC.RESETMCU
|W20
3
|NVCC_SNVS
|I/O
|internal pull-up 100k to NVCC_SNVSInternally used for NAND, do not connect
|
|
|-
|JD5rowspan="2" |J1.10160(eMMC on board)| rowspan="2" |NAND_WE_B| rowspan="2" |CPU.NAND_WE_B| rowspan="2" |K22| rowspan="2" |NVCC_3V3|NVCC_3V3rowspan="2" |I/O| rowspan="2" ||ALT0|RAWNAND_WE_B| -|<nowiki>ALT5|GPIO3_IO17|-<|J1.162(NAND on board)|NAND_WP_B|CPU.NAND_WP_B|K21|NVCC_3V3|I/nowiki>O|SInternally used for NAND, do not connect
|
|
|-
| rowspan="2" |J1.162
(eMMC on board)
| rowspan="2" |NAND_WP_B
| rowspan="2" |CPU.NAND_WP_B
| rowspan="2" |K21
| rowspan="2" |NVCC_3V3
| rowspan="2" |I/O
| rowspan="2" |
|ALT0
|RAWNAND_WP_B
|-
|ALT5
|GPIO3_IO18
|-
|J1.164
|DGND
|DGND
| -
|<nowiki>-</nowiki>
|G
|
|
|
|-
|J1.166
|CLK1_N
|CPU.CLK1_N
|T23
|
|D
|
|
|
|-
|J1.168
|CLK1_P
|CPU.CLK1_P
|R23
|
|D
|
|
|
|-
|J1.170
|USB2_RXN
|CPU.USB2_RX_N
|B8
|
|D
|
|
|
|-
|J1.172
|USB2_RXP
|CPU.USB2_RX_P
|A8
|
|D
|
|
|
|-
|J1.174
|USB2_TXN
|CPU.USB2_TX_N
|B9
|
|D
|
|
|
|-
|J1.176
|USB2_TXP
|CPU.USB2_TX_P
|A9
|
|D
|
|
|
|-
|J1.178
|USB1_RXN
|CPU.USB1_RX_N
|B12
|
|D
|
|
|
|-
|J1.180
|USB1_RXP
|CPU.USB1_RX_P
|A12
|
|D
|
|
|
|-
|J1.182
|USB1_TXN
|CPU.USB1_TX_N
|B13
|
|D
|
|
|
|-
|J1.184
|USB1_TXP
|CPU.USB1_TX_P
|A13
|
|D
|
|
|
|-
|J1.186
|USB1_VBUS
|CPU.USB1_VBUS
|D14
| -
|S
|Absolute maximum ratings 5.25V
|
|
|-
|J1.188
|USB2_VBUS
|CPU.USB2_VBUS
|D9
| -
|S
|Absolute maximum ratings 5.25V
|
|
|-
|J1.190
|DGND
|DGND
| -
|<nowiki>-</nowiki>
|G
|
|
|
|-
|J1.192
|USB1_ID
|CPU.USB1_ID
|C14
|VDD_PHY_3V3
|I
|
|
|
|-
|J1.194
|USB2_ID
|CPU.USB2_ID
|C9
|VDD_PHY_3V3
|I
|
|
|
|-
|J1.196
|USB1_DN
|CPU.USB1_DN
|B14
| -
|D
|
|
|
|-
|J1.198
|USB1_DP
|CPU.USB1_DP
|A14
| -
|D
|
|
|
|-
|J1.200
|USB2_DP
|CPU.USB2_DP
|A10
| -
|D
|
|
|
|-
|J1.202
|USB2_DN
|CPU.USB2_DN
|B10
| -
|D
|
|
|
|-
|J1.204
|DGND
|DGND
| -
|<nowiki>-</nowiki>
|G
|
|
|
|-
|}
 
==ONE PIECE J4 pins declaration ==
{| class="wikitable"
! latexfontsize="scriptsize" | Pin
! latexfontsize="scriptsize" | Pin Name
! latexfontsize="scriptsize" | Internal Connections
! latexfontsize="scriptsize" | Ball/pin #
! latexfontsize="scriptsize" | Voltage domain
! latexfontsize="scriptsize" | Type
! latexfontsize="scriptsize" | Notes
! colspan="2" |Alternative Functions
|-
|J4.1
|DGND
|DGND
| -
|<nowiki>-</nowiki>
|G
|
|
|
|-
| rowspan="7" |J4.2
| rowspan="7" |SAI1_RXD7
| rowspan="7" |CPU.SAI1_RXD7
| rowspan="7" |G1
| rowspan="7" |NVCC_3V3
| rowspan="7" |I/O
| rowspan="7" |Internally used for BOOT config
Could be pulled-up or down during bootstrap.
|ALT0
|SAI1_RX_DATA7
|-
|ALT1
|SAI6_MCLK
|-
|ALT2
|SAI1_TX_SYNC
|-
|ALT3
|SAI1_TX_DATA4
|-
|ALT4
|CORESIGHT_TRACE7
|-
|ALT5
|GPIO4_IO09
|-
|ALT6
|SRC_BOOT_CFG7
|-
| rowspan="6" |J4.3
| rowspan="6" |SAI1_RXD6
| rowspan="6" |CPU.SAI1_RXD6
| rowspan="6" |G2
| rowspan="6" |NVCC_3V3
| rowspan="6" |I/O
| rowspan="6" |Internally used for BOOT config
Could be pulled-up or down during bootstrap.
|ALT0
|SAI1_RX_DATA6
|-
|ALT1
|SAI6_TX_SYNC
|-
|ALT2
|SAI6_RX_SYNC
|-
|ALT4
|CORESIGHT_TRACE6
|-
|ALT5
|GPIO4_IO08
|-
|ALT6
|SRC_BOOT_CFG6
|-
| rowspan="7" |J4.4
| rowspan="7" |SAI1_RXD5
| rowspan="7" |CPU.SAI1_RXD5
| rowspan="7" |F1
| rowspan="7" |NVCC_3V3
| rowspan="7" |I/O
| rowspan="7" |Internally used for BOOT config
Could be pulled-up or down during bootstrap.
|ALT0
|SAI1_RX_DATA5
|-
|ALT1
|SAI6_TX_DATA0
|-
|ALT2
|SAI6_RX_DATA0
|-
|ALT3
|SAI1_RX_SYNC
|-
|ALT4
|CORESIGHT_TRACE5
|-
|ALT5
|GPIO4_IO07
|-
|ALT6
|SRC_BOOT_CFG5
|-
| rowspan="6" |J4.5
| rowspan="6" |SAI1_RXD4
| rowspan="6" |CPU.SAI1_RXD4
| rowspan="6" |J1
| rowspan="6" |NVCC_3V3
| rowspan="6" |I/O
| rowspan="6" |Internally used for BOOT config
Could be pulled-up or down during bootstrap.
|ALT0
|SAI1_RX_DATA4
|-
|ALT1
|SAI6_TX_BCLK
|-
|ALT2
|SAI6_RX_BCLK
|-
|ALT4
|CORESIGHT_TRACE4
|-
|ALT5
|GPIO4_IO06
|-
|ALT6
|SRC_BOOT_CFG4
|-
| rowspan="5" |J4.6
| rowspan="5" |SAI1_RXD3
| rowspan="5" |CPU.SAI1_RXD3
| rowspan="5" |J2
| rowspan="5" |NVCC_3V3
| rowspan="5" |I/O
| rowspan="5" |Internally used for BOOT config
Could be pulled-up or down during bootstrap.
|ALT0
|SAI1_RX_DATA3
|-
|ALT1
|SAI5_RX_DATA3
|-
|ALT4
|CORESIGHT_TRACE3
|-
|ALT5
|GPIO4_IO05
|-
|ALT6
|SRC_BOOT_CFG3
|-
| rowspan="5" |J4.7
| rowspan="5" |SAI1_RXD2
| rowspan="5" |CPU.SAI1_RXD2
| rowspan="5" |H2
| rowspan="5" |NVCC_3V3
| rowspan="5" |I/O
| rowspan="5" |Internally used for BOOT config
Could be pulled-up or down during bootstrap.
|ALT0
|SAI1_RX_DATA2
|-
|ALT1
|SAI5_RX_DATA2
|-
|ALT4
|CORESIGHT_TRACE2
|-
|ALT5
|GPIO4_IO04
|-
|ALT6
|SRC_BOOT_CFG2
|-
| rowspan="5" |J4.8
| rowspan="5" |SAI1_RXD1
| rowspan="5" |CPU.SAI1_RXD1
| rowspan="5" |L2
| rowspan="5" |NVCC_3V3
| rowspan="5" |I/O
| rowspan="5" |Internally used for BOOT config
Could be pulled-up or down during bootstrap.
|ALT0
|SAI1_RX_DATA1
|-
|ALT1
|SAI5_RX_DATA1
|-
|ALT4
|CORESIGHT_TRACE1
|-
|ALT5
|GPIO4_IO03
|-
|ALT6
|SRC_BOOT_CFG1
|-
| rowspan="5" |J4.9
| rowspan="5" |SAI1_RXD0
| rowspan="5" |CPU.SAI1_RXD0
| rowspan="5" |K2
| rowspan="5" |NVCC_3V3
| rowspan="5" |I/O
| rowspan="5" |Internally used for BOOT config
Could be pulled-up or down during bootstrap.
|ALT0
|SAI1_RX_DATA0
|-
|ALT1
|SAI5_RX_DATA0
|-
|ALT4
|CORESIGHT_TRACE0
|-
|ALT5
|GPIO4_IO02
|-
|ALT6
|SRC_BOOT_CFG0
|-
| rowspan="4" |J4.10
| rowspan="4" |SAI1_RXC
| rowspan="4" |CPU.SAI1_RXC
| rowspan="4" |K1
| rowspan="4" |NVCC_3V3
| rowspan="4" |I/O
| rowspan="4" |
|ALT0
|SAI1_RX_BCLK
|-
|ALT1
|SAI5_RX_BCLK
|-
|ALT4
|CORESIGHT_TRACE_CTL
|-
|ALT5
|GPIO4_IO01
|-
| rowspan="4" |J4.11
| rowspan="4" |SAI1_RXFS
| rowspan="4" |CPU.SAI1_RXFS
| rowspan="4" |L1
| rowspan="4" |NVCC_3V3
| rowspan="4" |I/O
| rowspan="4" |
|ALT0
|SAI1_RX_SYNC
|-
|ALT1
|SAI5_RX_SYNC
|-
|ALT4
|CORESIGHT_TRACE_CLK
|-
|ALT5
|GPIO4_IO00
|-
|J4.12
|DGND
|DGND
| -
|<nowiki>-</nowiki>
|G
|
|
|
|-
| rowspan="4" |J4.13
| rowspan="4" |SAI1_MCLK
| rowspan="4" |CPU.SAI1_MCLK
| rowspan="4" |
| rowspan="4" |NVCC_3V3
| rowspan="4" |I/O
| rowspan="4" |
|ALT0
|SAI1_MCLK
|-
|ALT1
|SAI5_MCLK
|-
|ALT2
|SAI1_TX_BCLK
|-
|ALT5
|GPIO4_IO20
|-
|J4.14
|DGND
|DGND
| -
|<nowiki>-</nowiki>
|G
|
|
|
|-
| rowspan="4" |J4.15
| rowspan="4" |SAI1_TXFS
| rowspan="4" |CPU.SAI1_TXFS
| rowspan="4" |H4
| rowspan="4" |NVCC_3V3
| rowspan="4" |I/O
| rowspan="4" |
|ALT0
|SAI1_TX_SYNC
|-
|ALT1
|SAI5_TX_SYNC
|-
|ALT4
|CORESIGHT_EVENTO
|-
|ALT5
|GPIO4_IO10
|-
| rowspan="4" |J4.16
| rowspan="4" |SAI1_TXC
| rowspan="4" |CPU.SAI1_TXC
| rowspan="4" |J5
| rowspan="4" |NVCC_3V3
| rowspan="4" |I/O
| rowspan="4" |
|ALT0
|SAI1_TX_BCLK
|-
|ALT1
|SAI5_TX_BCLK
|-
|ALT4
|CORESIGHT_EVENTI
|-
|ALT5
|GPIO4_IO11
|-
| rowspan="5" |J4.17
| rowspan="5" |SAI1_TXD0
| rowspan="5" |CPU.SAI1_TXD0
| rowspan="5" |F2
| rowspan="5" |NVCC_3V3
| rowspan="5" |I/O
| rowspan="5" |Internally used for BOOT config
Could be pulled-up or down during bootstrap.
|ALT0
|SAI1_TX_DATA0
|-
|ALT1
|SAI5_TX_DATA0
|-
|ALT4
|CORESIGHT_TRACE8
|-
|ALT5
|GPIO4_IO12
|-
|ALT6
|SRC_BOOT_CFG8
|-
| rowspan="5" |J4.18
| rowspan="5" |SAI1_TXD1
| rowspan="5" |CPU.SAI1_TXD1
| rowspan="5" |E2
| rowspan="5" |NVCC_3V3
| rowspan="5" |I/O
| rowspan="5" |Internally used for BOOT config
Could be pulled-up or down during bootstrap.
|ALT0
|SAI1_TX_DATA1
|-
|ALT1
|SAI5_TX_DATA1
|-
|ALT4
|CORESIGHT_TRACE9
|-
|ALT5
|GPIO4_IO13
|-
|ALT6
|SRC_BOOT_CFG9
|-
| rowspan="5" |J4.19
| rowspan="5" |SAI1_TXD2
| rowspan="5" |CPU.SAI1_TXD2
| rowspan="5" |B2
| rowspan="5" |NVCC_3V3
| rowspan="5" |I/O
| rowspan="5" |Internally used for BOOT config
Could be pulled-up or down during bootstrap.
|ALT0
|SAI1_TX_DATA2
|-
|ALT1
|SAI5_TX_DATA2
|-
|ALT4
|CORESIGHT_TRACE10
|-
|ALT5
|GPIO4_IO14
|-
|ALT6
|SRC_BOOT_CFG10
|-
| rowspan="5" |J4.20
| rowspan="5" |SAI1_TXD3
| rowspan="5" |CPU.SAI1_TXD3
| rowspan="5" |D1
| rowspan="5" |NVCC_3V3
| rowspan="5" |I/O
| rowspan="5" |Internally used for BOOT config
Could be pulled-up or down during bootstrap.
|ALT0
|SAI1_TX_DATA3
|-
|ALT1
|SAI5_TX_DATA3
|-
|ALT4
|CORESIGHT_TRACE11
|-
|ALT5
|GPIO4_IO15
|-
|ALT6
|SRC_BOOT_CFG11
|-
| rowspan="6" |J4.21
| rowspan="6" |SAI1_TXD4
| rowspan="6" |CPU.SAI1_TXD4
| rowspan="6" |D2
| rowspan="6" |NVCC_3V3
| rowspan="6" |I/O
| rowspan="6" |Internally used for BOOT config
Could be pulled-up or down during bootstrap.
|ALT0
|SAI1_TX_DATA4
|-
|ALT1
|SAI6_RX_BCLK
|-
|ALT2
|SAI6_TX_BCLK
|-
|ALT4
|CORESIGHT_TRACE12
|-
|ALT5
|GPIO4_IO16
|-
|ALT6
|SRC_BOOT_CFG12
|-
| rowspan="6" |J4.22
| rowspan="6" |SAI1_TXD5
| rowspan="6" |CPU.SAI1_TXD5
| rowspan="6" |C2
| rowspan="6" |NVCC_3V3
| rowspan="6" |I/O
| rowspan="6" |Internally used for BOOT config
Could be pulled-up or down during bootstrap.
|ALT0
|SAI1_TX_DATA5
|-
|ALT1
|SAI6_RX_DATA0
|-
|ALT2
|SAI6_TX_DATA0
|-
|ALT4
|CORESIGHT_TRACE13
|-
|ALT5
|GPIO4_IO17
|-
|ALT6
|SRC_BOOT_CFG13
|-
| rowspan="6" |J4.23
| rowspan="6" |SAI1_TXD6
| rowspan="6" |CPU.SAI1_TXD6
| rowspan="6" |B3
| rowspan="6" |NVCC_3V3
| rowspan="6" |I/O
| rowspan="6" |Internally used for BOOT config
Could be pulled-up or down during bootstrap.
|ALT0
|SAI1_TX_DATA6
|-
|ALT1
|SAI6_RX_SYNC
|-
|ALT2
|SAI6_TX_SYNC
|-
|ALT4
|CORESIGHT_TRACE14
|-
|ALT5
|GPIO4_IO18
|-
|ALT6
|SRC_BOOT_CFG14
|-
| rowspan="5" |J4.24
| rowspan="5" |SAI1_TXD7
| rowspan="5" |CPU.SAI1_TXD7
| rowspan="5" |C1
| rowspan="5" |NVCC_3V3
| rowspan="5" |I/O
| rowspan="5" |Internally used for BOOT config
Could be pulled-up or down during bootstrap.
|ALT0
|SAI1_TX_DATA7
|-
|ALT1
|SAI6_MCLK
|-
|ALT4
|CORESIGHT_TRACE15
|-
|ALT5
|GPIO4_IO19
|-
|ALT6
|SRC_BOOT_CFG15
|-
|J4.25
|DGND
|DGND
| -
|<nowiki>-</nowiki>
|G
|
|
|
|}
 
==ONE PIECE J5 pins declaration ==
{| class="wikitable"
! latexfontsize="scriptsize" | Pin
! latexfontsize="scriptsize" | Pin Name
! latexfontsize="scriptsize" | Internal Connections
! latexfontsize="scriptsize" | Ball/pin #
! latexfontsize="scriptsize" | Voltage domain
! latexfontsize="scriptsize" | Type
! latexfontsize="scriptsize" | Notes
! colspan="2" |Alternative Functions
|-
|J5.1
|DGND
|DGND
| -
|<nowiki>-</nowiki>
|G
|
|
|
|-
|J5.2
|PCIE2_RXN
|CPU.PCIE2_RXN_N
|D24
| -
|D
|
|
|
|-
|J5.3
|PCIE2_RXP
|CPU.PCIE2_RXN_P
|D25
| -
|D
|
|
|
|-
|J5.4
|DGND
|DGND
| -
|<nowiki>-</nowiki>
|G
|
|
|
|-
|J5.5
|PCIE2_TXN
|CPU.PCIE2_TXN_N
|E24
| -
|D
|
|
|
|-
|J5.6
|PCIE2_TXP
|CPU.PCIE2_TXN_P
|E25
| -
|D
|
|
|
|-
|J5.7
|DGND
|DGND
| -
|<nowiki>-</nowiki>
|G
|
|
|
|-
|J5.8
|PCIE2_REF_CLKN
|CPU.PCIE2_REF_PAD_CLK_N
|F24
| -
|D
|
|
|
|-
|J5.9
|PCIE2_REF_CLKP
|CPU.PCIE2_REF_PAD_CLK_P
|F25
| -
|D
|
|
|
|-
|J5.10
|DGND
|DGND
| -
|<nowiki>-</nowiki>
|G
|
|
|
|-
|J5.11
|CSI_P2_CKN
|CPU.MIPI_CSI2_CLK_N
|A19
| -
|D
|
|
|
|-
|J5.12
|CSI_P2_CKP
|CPU.MIPI_CSI2_CLK_P
|B19
| -
|D
|
|
|
|-
|J5.13
|DGND
|DGND
| -
|<nowiki>-</nowiki>
|G
|
|
|
|-
|J5.14
|CSI_P2_DN0
|CPU.MIPI_CSI2_D0_N
|C20
| -
|D
|
|
|
|-
|J5.15
|CSI_P2_DP0
|CPU.MIPI_CSI2_D0_P
|D10
| -
|D
|
|
|
|-
|J5.16
|CSI_P2_DN1
|CPU.MIPI_CSI2_D1_N
|A20
| -
|D
|
|
|
|-
|J5.17
|CSI_P2_DP1
|CPU.MIPI_CSI2_D1_P
|B20
| -
|D
|
|
|
|-
|J5.18
|DGND
|DGND
| -
|<nowiki>-</nowiki>
|G
|
|
|
|-
|J5.19
|CSI_P2_DN2
|CPU.MIPI_CSI2_D2_N
|A21
| -
|D
|
|
|
|-
|J5.20
|CSI_P2_DP2
|CPU.MIPI_CSI2_D2_P
|B21
| -
|D
|
|
|
|-
|J5.21
|CSI_P2_DN3
|CPU.MIPI_CSI2_D3_N
|C19
| -
|D
|
|
|
|-
|J5.22
|CSI_P2_DP3
|CPU.MIPI_CSI2_D3_P
|D19
| -
|D
|
|
|
|-
|J5.23
|DGND
|DGND
| -
|<nowiki>-</nowiki>
|G
|
|
|
|-
| rowspan="4" |J5.24
| rowspan="4" |I2C4_SCL
| rowspan="4" |CPU.I2C4_SCL
| rowspan="4" |F8
| rowspan="4" |NVCC_3V3
| rowspan="4" |I/O
| rowspan="4" |
|ALT0
|I2C4_SCL
|-
|ALT1
|PWM2_OUT
|-
|ALT2
|PCIE1_CLKREQ_B
|-
|ALT5
|GPIO5_IO20
|-
| rowspan="4" |J5.25
| rowspan="4" |I2C4_SDA
| rowspan="4" |CPU.I2C4_SDA
| rowspan="4" |F9
| rowspan="4" |NVCC_3V3
| rowspan="4" |I/O
| rowspan="4" |
|ALT0
|I2C4_SDA
|-
|ALT1
|PWM1_OUT
|-
|ALT2
|PCIE2_CLKREQ_B
|-
|ALT5
|GPIO5_IO21
|}
8,226
edits