Open main menu

DAVE Developer's Wiki β

Changes

MITO 8M Mini SOM/MITO 8M Mini Hardware/Pinout Table

10,282 bytes added, 18:06, 27 December 2023
no edit summary
! colspan="4" style="width:100%; text-align:left" ; border-bottom:solid 2px #ededed" |History
|-
! style="border-left:solid 2px #73B2C7; border-right:solid 2px #73B2C7;border-top:solid 2px #73B2C7; border-bottom:solid 2px #73B2C7; background-color:#73B2C7; padding:5px; color:white" |Version
! style="border-left:solid 2px #73B2C7; border-right:solid 2px #73B2C7;border-top:solid 2px #73B2C7; border-bottom:solid 2px #73B2C7; background-color:#73B2C7; padding:5px; color:white" |Issue Date
! style="border-left:solid 2px #73B2C7; border-right:solid 2px #73B2C7;border-top:solid 2px #73B2C7; border-bottom:solid 2px #73B2C7; background-color:#73B2C7; padding:5px; color:white" |Notes
|-
| style="border-left:solid 2px #73B2C7; border-right:solid 2px #73B2C7;border-top:solid 2px #73B2C7; border-bottom:solid 2px #73B2C7; background-color:#edf8fb; padding:5px; color:#000000" |1.0.0{{oldid| style="border-left:solid 2px #73B2C7; border-right:solid 2px #73B2C7;border-top:solid 2px #73B2C7; border-bottom:solid 2px #73B2C7; background-color:#edf8fb; padding:5px; color:#000000" 14768|Dec 20202021/10/11}}
| style="border-left:solid 2px #73B2C7; border-right:solid 2px #73B2C7;border-top:solid 2px #73B2C7; border-bottom:solid 2px #73B2C7; background-color:#edf8fb; padding:5px; color:#000000" |First release
|-
! style="border-left:solid 2px #73B2C7; border-right:solid 2px #73B2C7;border-top:solid 2px #73B2C7; border-bottom:solid 2px #73B2C7; background-color:#ededed; padding:5px; color:#000000" |2023/10/26
| style="border-left:solid 2px #73B2C7; border-right:solid 2px #73B2C7;border-top:solid 2px #73B2C7; border-bottom:solid 2px #73B2C7; background-color:#ededed; padding:5px; color:#000000" |Update pin information
|-
|}
=== Connectors description ===
In the following table are described all available connectors integrated on MITO 8M Mini/Nano SOM:
{| class="wikitable"
|-
|-
|}
The dedicated carrier board must mount the mating connector and connect the desired peripheral interfaces according to MITO 8M Mini/Nano pinout specifications. See the images below for reference:
[[File:MITO_8M_Mini_MITO8M_Mini-_TOPconn-top.jpegpng|500px|thumb|MITO 8M Mini/Nano TOP view|none]][[File:MITO_8M_Mini_MITO8M_Mini-conn-_BOTTOMbottom.jpegpng|500px|thumb|MITO 8M Mini/Nano BOTTOM view|none]]
Below a detailed description of the pinout, grouped in the following tables:
|-
|'''Pin Name'''
| Pin (signal) name on the MITO 8M Mini connectors
|-
|'''Internal<br>connections'''
| Connections to the components
* CPU.<x> : pin connected to CPU pad named <x>(NXP iMX8MM)* PMIC.<x> : pin connected to the Power Manager IC (NXP PF4210PF8121)
* LAN.<x> : pin connected to the LAN PHY (MICROCHIP KSZ9031RNX)
* BRIDGE.<x> : pin connected to the MIPI-to-LVDS bridge (TI SN65DSI84)
| rowspan="5" | NVCC_3V3
| rowspan="5" |I/O
| rowspan="5" |Internally used for BOOT mode configuration:
can be pulled-up or down depending on
|SAI1_TX_DATA3
|-
|
|ALT1
|SAI5_TX_DATA3
|-
|
|ALT4
|CORESIGHT_TRACE11
|-
|
|ALT5
|GPIO4_IO15
|-
|
|ALT6
|SRC_BOOT_CFG11
| -
|D
|Depending on [[MITO 8M Mini SOM/Part number composition|MITO 8M Mini SOM P/N composition]]
|
|
|-
|J1.133
|DSI_CLK_N
|CPU.MIPI_DSI_CLK_N
|A11
| -
|D
|Depending on [[MITO 8M Mini SOM/Part number composition|MITO 8M Mini SOM P/N composition]]
|
|
| -
|D
|Depending on [[MITO 8M Mini SOM/Part number composition|MITO 8M Mini SOM P/N composition]]
|
|
|-
|J1.135
|DSI_CLK_P
|CPU.MIPI_
|B11
| -
|D
|Depending on [[MITO 8M Mini SOM/Part number composition|MITO 8M Mini SOM P/N composition]]
|
|
| -
|D
|Depending on [[MITO 8M Mini SOM/Part number composition|MITO 8M Mini SOM P/N composition]]
|
|
|-
|J1.137
|DSI_D0_N
|CPU.MIPI_DSI_D0_N
|A9
| -
|D
|Depending on [[MITO 8M Mini SOM/Part number composition|MITO 8M Mini SOM P/N composition]]
|
|
| -
|D
|Depending on [[MITO 8M Mini SOM/Part number composition|MITO 8M Mini SOM P/N composition]]
|
|
|-
|J1.139
|DSI_D0_P
|CPU.MIPI_DSI_D0_P
|B9
| -
|D
|Depending on [[MITO 8M Mini SOM/Part number composition|MITO 8M Mini SOM P/N composition]]
|
|
| -
|D
|Depending on [[MITO 8M Mini SOM/Part number composition|MITO 8M Mini SOM P/N composition]]
|
|
|-
|J1.141
|DSI_D1_N
|CPU.MIPI_DSI_D1_N
|A10
| -
|D
|Depending on [[MITO 8M Mini SOM/Part number composition|MITO 8M Mini SOM P/N composition]]
|
|
| -
|D
|Depending on [[MITO 8M Mini SOM/Part number composition|MITO 8M Mini SOM P/N composition]]
|
|
|-
|J1.143|DSI_D1_P|CPU.MIPI_DSI_D1_P|B10| -|D|Depending on [[MITO 8M Mini SOM/Part number composition|MITO 8M Mini SOM P/N composition]]|||-|J1.145
|LVDS0_TX2_N
|BRIDGE.A_Y2N
| -
|D
|Depending on [[MITO 8M Mini SOM/Part number composition|MITO 8M Mini SOM P/N composition]]
|
|
|-
|J1.145
|DSI_D2_N
|CPU.MIPI_DSI_D2_N
|A12
| -
|D
|Depending on [[MITO 8M Mini SOM/Part number composition|MITO 8M Mini SOM P/N composition]]
|
|
| -
|D
|Depending on [[MITO 8M Mini SOM/Part number composition|MITO 8M Mini SOM P/N composition]]
|
|
|-
|J1.147
|DSI_D2_P
|CPU.MIPI_DSI_D2_P
|B12
| -
|D
|Depending on [[MITO 8M Mini SOM/Part number composition|MITO 8M Mini SOM P/N composition]]
|
|
| -
|D
|Depending on [[MITO 8M Mini SOM/Part number composition|MITO 8M Mini SOM P/N composition]]
|
|
|-
|J1.149
|DSI_D3_N
|CPU.MIPI_DSI_D3_N
|A13
| -
|D
|Depending on [[MITO 8M Mini SOM/Part number composition|MITO 8M Mini SOM P/N composition]]
|
|
| -
|D
|Depending on [[MITO 8M Mini SOM/Part number composition|MITO 8M Mini SOM P/N composition]]
|
|
|-
|J1.151
|DSI_D3_P
|CPU.MIPI_DSI_D3_P
|B13
| -
|D
|Depending on [[MITO 8M Mini SOM/Part number composition|MITO 8M Mini SOM P/N composition]]
|
|
| rowspan="3" |NVCC_3V3
| rowspan="3" |I/O
| rowspan="3" |Internally used for PMIC interrupt, do not connect Pulled-up to NVCC_3V3
|ALT0
|GPIO1_IO03
| rowspan="3" |ECSPI1_MOSI
| rowspan="3" |CPU.ECSPI1_MOSI
| rowspan="3" |B7
| rowspan="3" |NVCC_3V3
| rowspan="3" |I/O
|GPIO5_IO07
|-
| rowspan="45" |J1.197| rowspan="45" |GPIO1_IO14| rowspan="45" |CPU.GPIO1_IO14| rowspan="45" |AC9| rowspan="45" |NVCC_3V3| rowspan="45" |I/O| rowspan="45" |
|ALT0
|GPIO1_IO14
|ALT1
|USB2_OTG_PWR
|-
|ALT4
|USDHC3_CD_B
(Configure register IOMUXC_USDHC3_CD_B_SELECT_INPUT for mode ALT4)
|-
|ALT5
| rowspan="3" |GPIO1_IO04
| rowspan="3" |CPU.GPIO1_IO04
| rowspan="3" |AG12
| rowspan="3" |NVCC_3V3
| rowspan="3" |I/O
| rowspan="3" |GPIO1_IO12
| rowspan="3" |CPU.GPIO1_IO12
| rowspan="3" |AB10
| rowspan="3" |NVCC_3V3
| rowspan="3" |I/O
|PMIC_LICELL
|PMIC.LICELL
|3046
| -
|S
|CPU_ONOFF
|CPU.ONOFF
|W21A25|NVCC_SNVSNVCC_SNVS_1V8
|I
|internal pull-up 100k to NVCC_SNVSNVCC_SNVS_1V8
|
|
|CPU_PORn
|CPU.POR_B
PMIC.RESETMCURESET_MCU|W20B24321|NVCC_SNVSNVCC_SNVS_1V8
|I/O
|internal pull-up 100k to NVCC_SNVSNVCC_SNVS_1V8
|
|
|-
|J1.24
|EXT_RESETPMIC_PWRON|MASTER RESETPMIC.PWRON| -22| -'''(*)''' 3.3VIN
|I
|internal pull-up 100k to NVCC_SNVSVIN'''(*)''' default as ''Embedded'' power mode
|
|
|-
| rowspan="45" |J1.26| rowspan="45" |SAI3_RXC| rowspan="45" |CPU.SAI3_RXC| rowspan="45" |F4AG7| rowspan="45" |NVCC_3V3| rowspan="45" |I/O| rowspan="45" |
|ALT0
|SAI3_RX_BCLK
|-
|ALT1
|GPT1_CAPTURE2GPT1_CLK
|-
|ALT2
|SAI5_RX_BCLK
(Configure register IOMUXC_SAI5_RX_BCLK_SELECT_INPUT for mode ALT2)
|-
|ALT4
|UART2_CTS_B
|-
|ALT5
| rowspan="4" |GPIO1_IO02
| rowspan="4" |CPU.GPIO1_IO02
| rowspan="4" |R4AG13
| rowspan="4" |NVCC_3V3
| rowspan="4" |I/O
| rowspan="4" |Internally used for SW resetPMIC WDI, do not connect
|ALT0
|GPIO1_IO02
|
|-
| rowspan="45" |J1.32| rowspan="45" |SAI3_RXD| rowspan="45" |CPU.SAI3_RXD| rowspan="45" |F3AF7| rowspan="45" |NVCC_3V3| rowspan="45" |I/O| rowspan="45" |
|ALT0
|SAI3_RX_DATA0
|ALT2
|SAI5_RX_DATA0
(Configure register IOMUXC_SAI5_RX_DATA_SELECT_INPUT_0 for mode ALT2)
|-
|ALT4
|UART2_RTS_B
(Configure register IOMUXC_UART2_RTS_B_SELECT_INPUT for mode ALT4)
|-
|ALT5
| rowspan="3" |SAI2_MCLK
| rowspan="3" |CPU.SAI2_MCLK
| rowspan="3" |H5AD19
| rowspan="3" |NVCC_3V3
| rowspan="3" |I/O
|ALT1
|SAI5_MCLK
(Configure register IOMUXC_SAI5_MCLK_SELECT_INPUT for mode ALT1)
|-
|ALT5
|GPIO4_IO27
|-
| rowspan="45" |J1.36| rowspan="45" |SAI3_RXFS| rowspan="45" |CPU.SAI3_RXFS| rowspan="45" |G4AG8| rowspan="45" |NVCC_3V3| rowspan="45" |I/O| rowspan="45" |
|ALT0
|SAI3_RX_SYNC
|ALT2
|SAI5_RX_SYNC
(Configure register IOMUXC_SAI5_RX_SYNC_SELECT_INPUT for mode ALT2)
|-
|ALT3
|SAI3_RX_DATA1
|-
|ALT5
| rowspan="4" |I2C3_SCL
| rowspan="4" |CPU.I2C3_SCL
| rowspan="4" |G8E10
| rowspan="4" |NVCC_3V3
| rowspan="4" |I/O
|GPIO5_IO18
|-
| rowspan="46" |J1.40| rowspan="46" |SAI3_TXFS| rowspan="46" |CPU.SAI3_TXFS| rowspan="46" |G3AC6| rowspan="46" |NVCC_3V3| rowspan="46" |I/O| rowspan="46" |
|ALT0
|SAI3_TX_SYNC
|-
|ALT1
|GPT1_CLKGPT1_CAPTURE2
|-
|ALT2
|SAI5_RX_DATA1
(Configure register IOMUXC_SAI5_RX_DATA_SELECT_INPUT_1 for mode ALT2)
|-
|ALT3
|SAI3_TX_DATA1
|-
|ALT4
|UART2_RX
|-
|ALT5
| rowspan="3" |SPDIF_RX
| rowspan="3" |CPU.SPDIF_RX
| rowspan="3" |G6AG9
| rowspan="3" |NVCC_3V3
| rowspan="3" |I/O
| rowspan="3" |SPDIF_TX
| rowspan="3" |CPU.SPDIF_TX
| rowspan="3" |F6AF9
| rowspan="3" |NVCC_3V3
| rowspan="3" |I/O
| rowspan="4" |SAI3_MCLK
| rowspan="4" |CPU.SAI3_MCLK
| rowspan="4" |D3AD6
| rowspan="4" |NVCC_3V3
| rowspan="4" |I/O
|ALT2
|SAI5_MCLK
(Configure register IOMUXC_SAI5_MCLK_SELECT_INPUT for mode ALT2)
|-
|ALT5
| rowspan="4" |I2C3_SDA
| rowspan="4" |CPU.I2C3_SDA
| rowspan="4" |E9F10
| rowspan="4" |NVCC_3V3
| rowspan="4" |I/O
|GPIO5_IO19
|-
| rowspan="45" |J1.50| rowspan="45" |SAI3_TXC| rowspan="45" |CPU.SAI3_TXC| rowspan="45" |C4AG6| rowspan="45" |NVCC_3V3| rowspan="45" |I/O| rowspan="45" |
|ALT0
|SAI3_TX_BCLK
|ALT2
|SAI5_RX_DATA2
(Configure register IOMUXC_SAI5_RX_DATA_SELECT_INPUT_2 for mode ALT2)
|-
|ALT4
|UART2_TX
|-
|ALT5
| rowspan="4" |SAI3_TXD
| rowspan="4" |CPU.SAI3_TXD
| rowspan="4" |C3AF6
| rowspan="4" |NVCC_3V3
| rowspan="4" |I/O
|ALT2
|SAI5_RX_DATA3
(Configure register IOMUXC_SAI5_RX_DATA_SELECT_INPUT_3 for mode ALT2)
|-
|ALT5
|GPIO5_IO01
|-
| rowspan="25" |J1.54| rowspan="25" |GPIO1_IO10SAI1_MCLK| rowspan="25" |CPU.GPIO1_IO10SAI1_MCLK| rowspan="25" |M7AB18| rowspan="25" |NVCC_3V3| rowspan="25" |I/O| rowspan="25" |Internally used for ETH PHY interrupt, do not connect
|ALT0
|GPIO1_IO10SAI1_MCLK
|-
|ALT1
|USB1_OTG_IDSAI5_MCLK(Configure register IOMUXC_SAI5_MCLK_SELECT_INPUT for mode ALT1)
|-
|ALT2|SAI1_TX_BCLK(Configure register IOMUXC_SAI1_TX_BCLK_SELECT_INPUT for mode ALT2)|-|ALT3|PDM_CLK|-|ALT5|GPIO4_IO20|-|J1.56
|DGND
|DGND
|
|-
| rowspan="43" |J1.58| rowspan="43" |SAI5_MCLK| rowspan="43" |CPU.SAI5_MCLK| rowspan="43" |K4AD15| rowspan="43" |NVCC_3V3| rowspan="43" |I/O| rowspan="43" |
|ALT0
|SAI5_MCLK
(Configure register IOMUXC_SAI5_MCLK_SELECT_INPUT for mode ALT0)
|-
|ALT1
|SAI1_TX_BCLK
|-|ALT2|SAI4_MCLK(Configure register IOMUXC_SAI1_TX_BCLK_SELECT_INPUT for mode ALT1)
|-
|ALT5
|GPIO3_IO25
|-
| rowspan="42" |J1.60| rowspan="42" |GPIO1_IO15GPIO1_IO10| rowspan="42" |CPU.GPIO1_IO15GPIO1_IO10| rowspan="42" |J6AD10| rowspan="42" |NVCC_3V3| rowspan="42" |I/O| rowspan="42" |Internally used for ETH PHY interrupt, do not connect
|ALT0
|GPIO1_IO15GPIO1_IO10
|-
|ALT1
|USB2_OTG_OC|-|ALT5|PWM4_OUT|-|ALT6|CCM_CLKO2USB1_OTG_ID
|-
| rowspan="3" |J1.62
| rowspan="3" |SAI5_RXFS
| rowspan="3" |CPU.SAI5_RXFS
| rowspan="3" |N4AB15
| rowspan="3" |NVCC_3V3
| rowspan="3" |I/O
|ALT0
|SAI5_RX_SYNC
(Configure register IOMUXC_SAI5_RX_SYNC_SELECT_INPUT for mode ALT0)
|-
|ALT1
|GPIO3_IO19
|-
| rowspan="34" |J1.64| rowspan="34" |SAI5_RXC| rowspan="34" |CPU.SAI5_RXC| rowspan="34" |L5AC15| rowspan="34" |NVCC_3V3| rowspan="34" |I/O| rowspan="34" |
|ALT0
|SAI5_RX_BCLK
(Configure register IOMUXC_SAI5_RX_BCLK_SELECT_INPUT for mode ALT0)
|-
|ALT1
|SAI1_TX_DATA1
|-
|ALT4
|PDM_CLK
|-
|ALT5
| rowspan="3" |SAI2_TXC
| rowspan="3" |CPU.SAI2_TXC
| rowspan="3" |J5AD22
| rowspan="3" |NVCC_3V3
| rowspan="3" |I/O
| rowspan="3" |SAI2_TXD0
| rowspan="3" |CPU.SAI2_TXD0
| rowspan="3" |G5AC22
| rowspan="3" |NVCC_3V3
| rowspan="3" |I/O
|GPIO4_IO26
|-
| rowspan="35" |J1.70| rowspan="35" |SAI2_TXFS| rowspan="35" |CPU.SAI2_TXFS| rowspan="35" |H4AD23| rowspan="35" |NVCC_3V3| rowspan="35" |I/O| rowspan="35" |
|ALT0
|SAI2_TX_SYNC
|ALT1
|SAI5_TX_DATA1
|-
|ALT3
|SAI2_TX_DATA1
|-
|ALT4
|UART1_CTS_B
|-
|ALT5
|GPIO4_IO24
|-
| rowspan="34" |J1.72| rowspan="34" |SAI2_RXD0| rowspan="34" |CPU.SAI2_RXD0| rowspan="34" |H6AC24| rowspan="34" |NVCC_3V3| rowspan="34" |I/O| rowspan="34" |
|ALT0
|SAI2_RX_DATA0
|ALT1
|SAI5_TX_DATA0
|-
|ALT4
|UART1_RTS_B
(Configure register IOMUXC_UART1_RTS_B_SELECT_INPUT for mode ALT4)
|-
|ALT5
|-
| rowspan="3" |J1.74
| rowspan="3" |SAI5_RXD0I2C4_SDA| rowspan="3" |CPU.SAI5_RXD0I2C4_SDA| rowspan="3" |M5E13
| rowspan="3" |NVCC_3V3
| rowspan="3" |I/O
| rowspan="3" |
|ALT0
|SAI5_RX_DATA0 I2C4_SDA
|-
|ALT1
|SAI1_TX_DATA2PWM1_OUT
|-
|ALT5
|GPIO3_IO21GPIO5_IO21
|-
| rowspan="54" |J1.76| rowspan="54" |SAI5_RXD1I2C4_SCL| rowspan="54" |CPU.SAI5_RXD1I2C4_SCL| rowspan="54" |L4D13| rowspan="54" |NVCC_3V3| rowspan="54" |I/O| rowspan="54" |
|ALT0
|SAI5_RX_DATA1I2C4_SCL
|-
|ALT1
|SAI1_TX_DATA3PWM2_OUT
|-
|ALT2
|SAI1_TX_SYNCPCIE1_CLKREQ_B|-|ALT3|SAI5_TX_SYNC(Configure register IOMUXC_PCIE1_CLKREQ_B_SELECT_INPUT for mode ALT2)
|-
|ALT5
|GPIO3_IO212GPIO5_IO20
|-
| rowspan="56" |J1.78| rowspan="56" |SAI5_RXD2| rowspan="56" |CPU.SAI5_RXD2| rowspan="56" |M4AD13| rowspan="56" |NVCC_3V3| rowspan="56" |I/O| rowspan="56" |
|ALT0
|SAI5_RX_DATA2
(Configure register IOMUXC_SAI5_RX_DATA_SELECT_INPUT_2 for mode ALT0)
|-
|ALT1
|ALT2
|SAI1_TX_SYNC
(Configure register IOMUXC_SAI1_TX_SYNC_SELECT_INPUT for mode ALT2)
|-
|ALT3
|SAI5_TX_BCLK
(Configure register IOMUXC_SAI5_TX_BCLK_SELECT_INPUT for mode ALT3)
|-
|ALT4
|PDM_BIT_STREAM2
(Configure register IOMUXC_PDM_BIT_STREAM_SELECT_INPUT_2 for mode ALT4)
|-
|ALT5
|GPIO3_IO23
|-
| rowspan="56" |J1.80| rowspan="56" |SAI5_RXD3| rowspan="56" |CPU.SAI5_RXD3| rowspan="56" |K5AC13| rowspan="56" |NVCC_3V3| rowspan="56" |I/O| rowspan="56" |
|ALT0
|SAI5_RX_DATA3
(Configure register IOMUXC_SAI5_RX_DATA_SELECT_INPUT_3 for mode ALT0)
|-
|ALT1
|ALT2
|SAI1_TX_SYNC
(Configure register IOMUXC_SAI1_TX_SYNC_SELECT_INPUT for mode ALT2)
|-
|ALT3
|SAI5_TX_DATA0
|-
|ALT4
|PDM_BIT_STREAM3
(Configure register IOMUXC_PDM_BIT_STREAM_SELECT_INPUT_3 for mode ALT4)
|-
|ALT5
|-
|J1.84
|CLK2_NPCIE1_REF_CLKN|CPU.CLK2_NPCIE_REF_CLK_N|T22A21
|VDDA_1V8
|D
|Internally used for PCIe CLK, do not connect
|
|
|-
|J1.86
|CLK2_PPCIE1_REF_CLKP|CPU.CLK2_PPCIE_REF_CLK_P|U22B21
|VDDA_1V8
|D
|Internally used for PCIe CLK, do not connect
|
|
|-
|J1.88
|PCIE1_REF_CLKNCLKIN1|CPU.PCIE1_REF_PAD_CLK_NCLKIN1|K24H27|VDD_PHY_3V3NVCC_3V3|DI
|
|
|-
|J1.90
|PCIE1_REF_CLKPCLKIN2|CPU.PCIE1_REF_PAD_CLK_PCLKIN2|K25J27|VDD_PHY_3V3NVCC_3V3|DI
|
|
|J1.92
|PCIE1_RXN
|CPU.PCIE1_RXN_NPCIE_RXN_N|H24A19|VDD_PHY_3V3VDDA_1V8
|D
|
|J1.94
|PCIE1_RXP
|CPU.PCIE1_RXN_PPCIE_RXN_P|H25B19|VDD_PHY_3V3VDDA_1V8
|D
|
|J1.96
|PCIE1_TXN
|CPU.PCIE1_TXN_NPCIE_TXN_N|J24A20|VDD_PHY_3V3VDDA_1V8
|D
|
|J1.98
|PCIE1_TXP
|CPU.PCIE1_TXN_PPCIE_TXN_P|J25B20|VDD_PHY_3V3VDDA_1V8
|D
|
|-
|J1.102
|CSI1_CLK_NCSI_P1_CKN|CPU.MIPI_CSI1_CLK_NMIPI_CSI_CLK_N|A22A16
| -
|D
|-
|J1.104
|CSI1_CLK_PCSI_P1_CKP|CPU.MIPI_CSI1_CLK_PMIPI_CSI_CLK_P|B22B16
| -
|D
|-
|J1.106
|CSI1_D0_NCSI_P1_DN0|CPU.MIPI_CSI1_D0_NMIPI_CSI_D0_N|A23A14
| -
|D
|-
|J1.108
|CSI1_D0_PCSI_P1_DP0|CPU.MIPI_CSI1_D0_PMIPI_CSI_D0_P|B23B14
| -
|D
|-
|J1.110
|CSI1_D1_NCSI_P1_DN1|CPU.MIPI_CSI1_D1_NMIPI_CSI_D1_N|C22A15
| -
|D
|-
|J1.112
|CSI1_D1_PCSI_P1_DP1|CPU.MIPI_CSI1_D1_PMIPI_CSI_D1_P|D22B15
| -
|D
|-
|J1.114
|CSI1_D2_NCSI_P1_DN2|CPU.MIPI_CSI1_D2_NMIPI_CSI_D2_N|B24A17
| -
|D
|-
|J1.116
|CSI1_D2_PCSI_P1_DP2|CPU.MIPI_CSI1_D2_PMIPI_CSI_D2_P|C23B17
| -
|D
|-
|J1.118
|CSI1_D3_NCSI_P1_DN3|CPU.MIPI_CSI1_D3_NMIPI_CSI_D3_N|C21A18
| -
|D
|-
|J1.120
|CSI1_D3_PCSI_P1_DP3|CPU.MIPI_CSI1_D3_PMIPI_CSI_D3_P|D21B18
| -
|D
|NAND_DQS
|CPU.NAND_DQS
|M20R22
|NVCC_3V3
|I/O
| rowspan="3" |NAND_DQS
| rowspan="3" |CPU.NAND_DQS
| rowspan="3" |M20R22
| rowspan="3" |NVCC_3V3
| rowspan="3" |I/O
|NAND_ALE
|CPU.NAND_ALE
|G19N22
|NVCC_3V3
|I/O
| rowspan="3" |NAND_ALE
| rowspan="3" |CPU.NAND_ALE
| rowspan="3" |G19N22
| rowspan="3" |NVCC_3V3
| rowspan="3" |I/O
| rowspan="2" |SD1_CLK
| rowspan="2" |CPU.SD1_CLK
| rowspan="2" |L25V26
| rowspan="2" |NVCC_3V3
(NVCC_1V8 on request)
| rowspan="3" |NAND_CE0_B
| rowspan="3" |CPU.NAND_CE0_B
| rowspan="3" |H19N24
| rowspan="3" |NVCC_3V3
| rowspan="3" |I/O
| rowspan="2" |SD1_CMD
| rowspan="2" |CPU.SD1_CMD
| rowspan="2" |L24V27
| rowspan="2" |NVCC_3V3
(NVCC_1V8 on request)
|GPIO2_IO01
|-
| rowspan="34" |J1.130
(eMMC on board)
| rowspan="34" |NAND_CE1_B| rowspan="34" |CPU.NAND_CE1_B| rowspan="34" |G21P27| rowspan="34" |NVCC_3V3| rowspan="34" |I/O| rowspan="34" |
|ALT0
|RAWNAND_CE1_B
|ALT1
|QSPI_A_SS1_B
|-
|ALT2
|USDHC3_STROBE
|-
|ALT5
| rowspan="2" |SD1_RST_B
| rowspan="2" |CPU.SD1_RST_B
| rowspan="2" |R24R23
| rowspan="2" |NVCC_3V3
(NVCC_1V8 on request)
|GPIO2_IO10
|-
| rowspan="34" |J1.132
(eMMC on board)
| rowspan="34" |NAND_CE2_B| rowspan="34" |CPU.NAND_CE2_B| rowspan="34" |F21M27| rowspan="34" |NVCC_3V3| rowspan="34" |I/O| rowspan="34" |
|ALT0
|RAWNAND_CE2_B
|ALT1
|QSPI_B_SS0_B
|-
|ALT2
|USDHC3_DATA5
|-
|ALT5
| rowspan="2" |SD1_STROBE
| rowspan="2" |CPU.SD1_STROBE
| rowspan="2" |T24R24
| rowspan="2" |NVCC_3V3
(NVCC_1V8 on request)
|GPIO2_IO11
|-
| rowspan="34" |J1.134
(eMMC on board)
| rowspan="34" |NAND_CE3_B| rowspan="34" |CPU.NAND_CE3_B| rowspan="34" |H20L27| rowspan="34" |NVCC_3V3| rowspan="34" |I/O| rowspan="34" |
|ALT0
|RAWNAND_CE3_B
|ALT1
|QSPI_B_SS1_B
|-
|ALT2
|USDHC3_DATA6
|-
|ALT5
|NAND_CLE
|CPU.NAND_CLE
|H21K27
|NVCC_3V3
|I/O
|
|-
| rowspan="34" |J1.136
(eMMC on board)
| rowspan="34" |NAND_CLE| rowspan="34" |CPU.NAND_CLE| rowspan="34" |H21K27| rowspan="34" |NVCC_3V3| rowspan="34" |I/O| rowspan="34" |
|ALT0
|RAWNAND_CLE
|ALT1
|QSPI_B_SCLK
|-
|ALT2
|USDHC3_DATA7
|-
|ALT5
| rowspan="2" |SD1_DATA0
| rowspan="2" |CPU.SD1_DATA0
| rowspan="2" |M25Y27
| rowspan="2" |NVCC_3V3
(NVCC_1V8 on request)
| rowspan="3" |NAND_DATA00
| rowspan="3" |CPU.NAND_DATA00
| rowspan="3" |G20P23
| rowspan="3" |NVCC_3V3
| rowspan="3" |I/O
| rowspan="2" |SD1_DATA1
| rowspan="2" |CPU.SD1_DATA1
| rowspan="2" |M24Y26
| rowspan="2" |NVCC_3V3
(NVCC_1V8 on request)
| rowspan="3" |NAND_DATA01
| rowspan="3" |CPU.NAND_DATA01
| rowspan="3" |J20K24
| rowspan="3" |NVCC_3V3
| rowspan="3" |I/O
| rowspan="2" |SD1_DATA2
| rowspan="2" |CPU.SD1_DATA2
| rowspan="2" |N25T27
| rowspan="2" |NVCC_3V3
(NVCC_1V8 on request)
|GPIO2_IO04
|-
| rowspan="34" |J1.142
(eMMC on board)
| rowspan="34" |NAND_DATA02| rowspan="34" |CPU.NAND_DATA02| rowspan="34" |H22K23| rowspan="34" |NVCC_3V3| rowspan="34" |I/O| rowspan="34" |
|ALT0
|RAWNAND_DATA02
|ALT1
|QSPI_A_DATA2
|-
|ALT2
|USDHC3_CD_B
(Configure register IOMUXC_USDHC3_CD_B_SELECT_INPUT for mode ALT2)
|-
|ALT5
| rowspan="2" |SD1_DATA3
| rowspan="2" |CPU.SD1_DATA3
| rowspan="2" |P25T26
| rowspan="2" |NVCC_3V3
(NVCC_1V8 on request)
|GPIO2_IO05
|-
| rowspan="34" |J1.144
(eMMC on board)
| rowspan="34" |NAND_DATA03| rowspan="34" |CPU.NAND_DATA03| rowspan="34" |J21N23| rowspan="34" |NVCC_3V3| rowspan="34" |I/O| rowspan="34" |
|ALT0
|RAWNAND_DATA03
|ALT1
|QSPI_A_DATA3
|-
|ALT2
|USDHC3_WP
(Configure register IOMUXC_USDHC3_WP_SELECT_INPUT for mode ALT2)
|-
|ALT5
| rowspan="2" |SD1_DATA4
| rowspan="2" |CPU.SD1_DATA4
| rowspan="2" |N24U27
| rowspan="2" |NVCC_3V3
(NVCC_1V8 on request)
|GPIO2_IO06
|-
| rowspan="34" |J1.148
(eMMC on board)
| rowspan="34" |NAND_DATA04| rowspan="34" |CPU.NAND_DATA04| rowspan="34" |L20M26| rowspan="34" |NVCC_3V3| rowspan="34" |I/O| rowspan="34" |
|ALT0
|RAWNAND_DATA04
|ALT1
|QSPI_B_DATA0
|-
|ALT2
|USDHC3_DATA0
|-
|ALT5
| rowspan="2" |SD1_DATA5
| rowspan="2" |CPU.SD1_DATA5
| rowspan="2" |P24U26
| rowspan="2" |NVCC_3V3
(NVCC_1V8 on request)
|GPIO2_IO07
|-
| rowspan="34" |J1.150
(eMMC on board)
| rowspan="34" |NAND_DATA05| rowspan="34" |CPU.NAND_DATA05| rowspan="34" |J22L26| rowspan="34" |NVCC_3V3| rowspan="34" |I/O| rowspan="34" |
|ALT0
|RAWNAND_DATA05
|ALT1
|QSPI_B_DATA1
|-
|ALT2
|USDHC3_DATA1
|-
|ALT5
| rowspan="2" |SD1_DATA6
| rowspan="2" |CPU.SD1_DATA6
| rowspan="2" |R25W27
| rowspan="2" |NVCC_3V3
(NVCC_1V8 on request)
|GPIO2_IO08
|-
| rowspan="34" |J1.152
(eMMC on board)
| rowspan="34" |NAND_DATA06| rowspan="34" |CPU.NAND_DATA06| rowspan="34" |L19K26| rowspan="34" |NVCC_3V3| rowspan="34" |I/O| rowspan="34" |
|ALT0
|RAWNAND_DATA06
|ALT1
|QSPI_B_DATA2
|-
|ALT2
|USDHC3_DATA2
|-
|ALT5
| rowspan="2" |SD1_DATA7
| rowspan="2" |CPU.SD1_DATA7
| rowspan="2" |T25W26
| rowspan="2" |NVCC_3V3
(NVCC_1V8 on request)
|GPIO2_IO09
|-
| rowspan="34" |J1.154
(eMMC on board)
| rowspan="34" |NAND_DATA07| rowspan="34" |CPU.NAND_DATA07| rowspan="34" |M19N26| rowspan="34" |NVCC_3V3| rowspan="34" |I/O| rowspan="34" |
|ALT0
|RAWNAND_DATA07
|ALT1
|QSPI_B_DATA3
|-
|ALT2
|USDHC3_DATA3
|-
|ALT5
|NAND_RE_B
|CPU.NAND_RE_B
|K19N27
|NVCC_3V3
|I/O
|
|-
| rowspan="34" |J1.156
(eMMC on board)
| rowspan="34" |NAND_RE_B| rowspan="34" |CPU.NAND_RE_B| rowspan="34" |K19N27| rowspan="34" |NVCC_3V3| rowspan="34" |I/O| rowspan="34" |
|ALT0
|RAWNAND_RE_B
|ALT1
|QSPI_B_DQS
|-
|ALT2
|USDHC3_DATA4
|-
|ALT5
|NAND_READY_B
|CPU.NAND_READY_B
|K20P26
|NVCC_3V3
|I/O
|
|-
| rowspan="23" |J1.158
(eMMC on board)
| rowspan="23" |NAND_READY_B| rowspan="23" |CPU.NAND_READY_B| rowspan="23" |K20P26| rowspan="23" |NVCC_3V3| rowspan="23" |I/O| rowspan="23" |
|ALT0
|RAWNAND_READY_B
|-
|ALT2
|USDHC3_RESET_B
|-
|ALT5
|NAND_WE_B
|CPU.NAND_WE_B
|K22R26
|NVCC_3V3
|I/O
|
|-
| rowspan="23" |J1.160
(eMMC on board)
| rowspan="23" |NAND_WE_B| rowspan="23" |CPU.NAND_WE_B| rowspan="23" |K22R26| rowspan="23" |NVCC_3V3| rowspan="23" |I/O| rowspan="23" |
|ALT0
|RAWNAND_WE_B
|-
|ALT2
|USDHC3_CLK
|-
|ALT5
|NAND_WP_B
|CPU.NAND_WP_B
|K21R27
|NVCC_3V3
|I/O
|
|-
| rowspan="23" |J1.162
(eMMC on board)
| rowspan="23" |NAND_WP_B| rowspan="23" |CPU.NAND_WP_B| rowspan="23" |K21R27| rowspan="23" |NVCC_3V3| rowspan="23" |I/O| rowspan="23" |
|ALT0
|RAWNAND_WP_B
|-
|ALT2
|USDHC3_CMD
|-
|ALT5
|
|-
| rowspan="5" |J1.166|CLK1_Nrowspan="5" |GPIO1_IO15| rowspan="5" |CPU.CLK1_NGPIO1_IO15|T23rowspan="5" |AB9|rowspan="5" |NVCC_3V3|Drowspan="5" |I/O| rowspan="5" ||ALT0|GPIO1_IO15
|-
|J1.168|CLK1_P|CPU.CLK1_P|R23||D||ALT1|USB2_OTG_OC
|-
|J1.170ALT4|USB2_RXNUSDHC3_WP|CPU.USB2_RX_N|B8||D(Configure register IOMUXC_USDHC3_WP_SELECT_INPUT for mode ALT4)|-|ALT5|PWM4_OUT
|-
|J1.172|USB2_RXP|CPU.USB2_RX_P|A8||D||ALT6|CCM_CLKO2
|-
| rowspan="4" |J1.174168|USB2_TXNrowspan="4" |GPIO1_IO07| rowspan="4" |CPU.USB2_TX_NGPIO1_IO07|B9rowspan="4" |AF11|rowspan="4" |NVCC_3V3|Drowspan="4" |I/O| rowspan="4" ||ALT0|GPIO1_IO07
|-
|J1.176ALT1|USB2_TXPENET1_MDIO|CPU.USB2_TX_P|A9||D|||(Configure register IOMUXC_ENET1_MDIO_SELECT_INPUT for mode ALT1)
|-
|J1.178ALT5|USB1_RXN|CPU.USB1_RX_N|B12||DUSDHC1_WP|-|ALT6|CCM_EXT_CLK4
|-
| rowspan="6" |J1.180170|USB1_RXProwspan="6" |SAI1_TXD4| rowspan="6" |CPU.USB1_RX_PSAI1_TXD4| rowspan="6" |AG22|A12rowspan="6" |NVCC_3V3|rowspan="6" |I/O|Drowspan="6" |Internally used for BOOT mode configuration: can be pulled-up or down depending on [[MITO 8M Mini SOM/Part number composition|MITO 8M Mini SOM P/N composition]]|ALT0|SAI1_TX_DATA4
|-
|J1.182ALT1|USB1_TXNSAI6_RX_BCLK|CPU.USB1_TX_N|B13||D|||(Configure register IOMUXC_SAI6_RX_BCLK_SELECT_INPUT for mode ALT1)
|-
|J1.184ALT2|USB1_TXPSAI6_TX_BCLK|CPU.USB1_TX_P|A13||D|||(Configure register IOMUXC_SAI6_TX_BCLK_SELECT_INPUT for mode ALT2)
|-
|ALT4|CORESIGHT_TRACE12|-|ALT5|GPIO4_IO16|-|ALT6|SRC_BOOT_CFG12|-| rowspan="6" |J1.172| rowspan="6" |SAI1_TXD5| rowspan="6" |CPU.SAI1_TXD5| rowspan="6" |AF22| rowspan="6" |NVCC_3V3| rowspan="6" |I/O| rowspan="6" |Internally used for BOOT mode configuration: can be pulled-up or down depending on [[MITO 8M Mini SOM/Part number composition|MITO 8M Mini SOM P/N composition]]|ALT0|SAI1_TX_DATA5|-|ALT1|SAI6_RX_DATA0(Configure register IOMUXC_SAI6_RX_DATA_SELECT_INPUT_0 for mode ALT1)|-|ALT2|SAI6_TX_DATA0|-|ALT4|CORESIGHT_TRACE13|-|ALT5|GPIO4_IO17|-|ALT6|SRC_BOOT_CFG13|-| rowspan="6" |J1.174| rowspan="6" |SAI1_TXD6| rowspan="6" |CPU.SAI1_TXD6| rowspan="6" |AG23| rowspan="6" |NVCC_3V3| rowspan="6" |I/O| rowspan="6" |Internally used for BOOT mode configuration: can be pulled-up or down depending on [[MITO 8M Mini SOM/Part number composition|MITO 8M Mini SOM P/N composition]]|ALT0|SAI1_TX_DATA6|-|ALT1|SAI6_RX_SYNC(Configure register IOMUXC_SAI6_RX_SYNC_SELECT_INPUT for mode ALT1)|-|ALT2|SAI6_TX_SYNC(Configure register IOMUXC_SAI6_TX_SYNC_SELECT_INPUT for mode ALT2)|-|ALT4|CORESIGHT_TRACE14|-|ALT5|GPIO4_IO18|-|ALT6|SRC_BOOT_CFG14|-| rowspan="6" |J1.176| rowspan="6" |SAI1_TXD7| rowspan="6" |CPU.SAI1_TXD7| rowspan="6" |AF23| rowspan="6" |NVCC_3V3| rowspan="6" |I/O| rowspan="6" |Internally used for BOOT mode configuration: can be pulled-up or down depending on [[MITO 8M Mini SOM/Part number composition|MITO 8M Mini SOM P/N composition]]|ALT0|SAI1_TX_DATA7|-|ALT1|SAI6_MCLK(Configure register IOMUXC_SAI6_MCLK_SELECT_INPUT for mode ALT1)|-|ALT3|PDM_CLK|-|ALT4|CORESIGHT_TRACE15|-|ALT5|GPIO4_IO19|-|ALT6|SRC_BOOT_CFG15|-| rowspan="7" |J1.178| rowspan="7" |SAI1_RXD7| rowspan="7" |CPU.SAI1_RXD7| rowspan="7" |AF19| rowspan="7" |NVCC_3V3| rowspan="7" |I/O| rowspan="7" |Internally used for BOOT mode configuration: can be pulled-up or down depending on [[MITO 8M Mini SOM/Part number composition|MITO 8M Mini SOM P/N composition]]|ALT0|SAI1_RX_DATA7|-|ALT1|SAI6_MCLK(Configure register IOMUXC_SAI6_MCLK_SELECT_INPUT for mode ALT1)|-|ALT2|SAI1_TX_SYNC(Configure register IOMUXC_SAI1_TX_SYNC_SELECT_INPUT for mode ALT2)|-|ALT3|SAI1_TX_DATA4|-|ALT4|CORESIGHT_TRACE7|-|ALT5|GPIO4_IO09|-|ALT6|SRC_BOOT_CFG7|-| rowspan="6" |J1.180| rowspan="6" |SAI1_RXD6| rowspan="6" |CPU.SAI1_RXD6| rowspan="6" |AG19| rowspan="6" |NVCC_3V3| rowspan="6" |I/O| rowspan="6" |Internally used for BOOT mode configuration: can be pulled-up or down depending on [[MITO 8M Mini SOM/Part number composition|MITO 8M Mini SOM P/N composition]]|ALT0|SAI1_RX_DATA6|-|ALT1|SAI6_TX_SYNC(Configure register IOMUXC_SAI6_TX_SYNC_SELECT_INPUT for mode ALT1)|-|ALT2|SAI6_RX_SYNC(Configure register IOMUXC_SAI6_RX_SYNC_SELECT_INPUT for mode ALT2)|-|ALT4|CORESIGHT_TRACE6|-|ALT5|GPIO4_IO08|-|ALT6|SRC_BOOT_CFG6|-| rowspan="7" |J1.182| rowspan="7" |SAI1_RXD5| rowspan="7" |CPU.SAI1_RXD5| rowspan="7" |AF18| rowspan="7" |NVCC_3V3| rowspan="7" |I/O| rowspan="7" |Internally used for BOOT mode configuration: can be pulled-up or down depending on [[MITO 8M Mini SOM/Part number composition|MITO 8M Mini SOM P/N composition]]|ALT0|SAI1_RX_DATA5|-|ALT1|SAI6_TX_DATA0|-|ALT2|SAI6_RX_DATA0(Configure register IOMUXC_SAI6_RX_DATA_SELECT_INPUT_0 for mode ALT2)|-|ALT3|SAI1_RX_SYNC(Configure register IOMUXC_SAI1_RX_SYNC_SELECT_INPUT for mode ALT3)|-|ALT4|CORESIGHT_TRACE5|-|ALT5|GPIO4_IO07|-|ALT6|SRC_BOOT_CFG|-| rowspan="6" |J1.184| rowspan="6" |SAI1_RXD4| rowspan="6" |CPU.SAI1_RXD4| rowspan="6" |AG18| rowspan="6" |NVCC_3V3| rowspan="6" |I/O| rowspan="6" |Internally used for BOOT mode configuration: can be pulled-up or down depending on [[MITO 8M Mini SOM/Part number composition|MITO 8M Mini SOM P/N composition]]|ALT0|SAI1_RX_DATA4|-|ALT1|SAI1_RX_DATA4(Configure register IOMUXC_SAI6_TX_BCLK_SELECT_INPUT for mode ALT1)|-|ALT2|SAI6_RX_BCLK(Configure register IOMUXC_SAI6_RX_BCLK_SELECT_INPUT for mode ALT2)|-|ALT4|CORESIGHT_TRACE4|-|ALT5|GPIO4_IO06|-|ALT6|SRC_BOOT_CFG4|-|J1.186|USB1_VBUS|CPU.USB1_VBUS|D14F22| -|S|Connected with 30K resistor on SOM.See IMX8MM datasheet for 5V tolerance info.|||-|J1.188|USB2_VBUS|CPU.USB2_VBUS|D9F23| -|S|Connected with 30K resistor on SOM.See IMX8MM datasheet for 5V tolerance info.|||-|J1.190|DGND|DGND| -|<nowiki>-</nowiki>|G||||-|J1.192|USB1_ID|CPU.USB1_ID|C14D22|VDD_PHY_3V3VDDA_1V8|I||||-|J1.194|USB2_ID|CPU.USB2_ID|C9D23|VDD_PHY_3V3VDDA_1V8
|I
|
|USB1_DN
|CPU.USB1_DN
|B14A22
| -
|D
|USB1_DP
|CPU.USB1_DP
|A14B22
| -
|D
|USB2_DP
|CPU.USB2_DP
|A10B23
| -
|D
|USB2_DN
|CPU.USB2_DN
|B10A23
| -
|D
|-
|}
'''(*)''' PMIC_PWRON can be used in two configuration: ''Embedded-like'' (default mounting option) or ''Tablet-like''. In the first case, the system reboots in case of PMIC_PWR_ON signal activity.
 
In the second case, the system will shut down waiting for a CPU_ONOFF signal raising (like a button-mode in a tablet) and the PMIC_PWRON Voltage domain is NVCC_SNVS_1V8
Please contact [mailto:sales@dave.eu sales dept.] for more information
----
[[Category:MITO 8M Mini]]
[[Category:MITO 8M Nano]]
8,221
edits