Difference between revisions of "Hardware Manual (Bora)"

From DAVE Developer's Wiki
Jump to: navigation, search
m (Product Highlights)
(Introduction)
(27 intermediate revisions by one other user not shown)
Line 3: Line 3:
 
{{InfoBoxBottom}}
 
{{InfoBoxBottom}}
  
 +
= Introduction =
  
= Preface =
+
Bora Hardware Manual describes the design and functions of Bora CPU SOMs family.
  
== About this manual ==
+
Please download the [http://mirror.dave.eu/Manuals/BORA/bora-hm.pdf Bora Hardware Manual in pdf format]
 
 
This Hardware Manual describes the Bora CPU module design and functions.
 
Precise specifications for the Xilinx Zynq processor can be found in the CPU datasheets and/or reference manuals.
 
 
 
== Copyright/Trademarks ==
 
 
 
Ethernet® is a registered trademark of XEROX Corporation.
 
 
 
All other products and trademarks mentioned in this manual are property of their respective owners.
 
 
 
All rights reserved. Specifications may change at any time without notice.
 
 
 
== Standards ==
 
 
 
Dave SrL is certified to ISO 9001 standards.
 
 
 
== Disclaimers ==
 
 
 
DAVE does not assume any responsibility about availability, supplying and support regarding all the products mentioned in this manual that are not strictly part of the Bora CPU module.
 
Bora CPU Modules are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Dave Srl customers who are using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Dave Srl for any damage resulting from such improper use or sale.
 
 
 
== Warranty ==
 
 
 
Bora is warranted against defects in material and workmanship for the warranty period from the date of shipment. During the warranty period, Dave Srl will at its discretion decide to repair or replace defective products. Within the warranty period, the repair of products is free of charge as long as warranty conditions are observed.
 
The warranty does not apply to defects resulting from improper or inadequate maintenance or handling by the buyer, unauthorized modification or misuse, operation outside of the product’s environmental specifications or improper installation or maintenance.
 
Dave Srl will not be responsible for any defects or damages to other products not supplied by Dave Srl that are caused by a faulty Bora module.
 
 
 
== Technical Support ==
 
 
 
We are committed to making our product easy to use and will help customers use our CPU modules in their systems. Technical support is delivered through email to our valued customers. Support requests can be sent to '''support-bora@dave.eu'''.
 
Software upgrades are available for download in the restricted access download area of DAVE web site: http://www.dave.eu/reserved-area. An account is required to access this area and is provided to customers who purchase the development kit (please contact support-bora@dave.eu for account requests)..
 
Please refer to our Web site at http://www.dave.eu/dave-cpu-module-zynq-bora.html for the latest product documentation, utilities, drivers, Product Change Notifications, Board Support Packages, Application Notes, mechanical drawings and additional tools and software.
 
 
 
== Related Documents ==
 
 
 
{| class="wikitable" |
 
| align="center" style="background:#f0f0f0;"|'''Document'''
 
| align="center" style="background:#f0f0f0;"|'''Location'''
 
|-
 
| Dave Developers' Wiki||http://wiki.dave.eu/index.php/Main_Page
 
|-
 
| <br>||
 
|-
 
|+ align="bottom" style="caption-side: bottom" | Table: related documents
 
|}
 
 
 
== Hardware Manual in PDF format ==
 
 
 
Please download the [http://www.dave.eu/sites/default/files/files/bora-hm.pdf Bora Hardware Manual in pdf format]
 
 
 
== Conventions, Abbreviations, Acronyms ==
 
{| class="wikitable" |
 
| align="center" style="background:#f0f0f0;"|'''Abbreviation'''
 
| align="center" style="background:#f0f0f0;"|'''Definition'''
 
|-
 
| BTN||Button
 
|-
 
| GPI||General Purpose Input
 
|-
 
| GPIO||Generla Purpose Input and Output
 
|-
 
| GPO||General Purpose Output
 
|-
 
| BELK||Bora Embedded Linux Kit
 
|-
 
| PCB||Printed Circuit Board
 
|-
 
| RTC||Real Time Clock
 
|-
 
| SOM||System On Module
 
|-
 
| PMIC||Power Managemente Integrated Circuit
 
|-
 
| <br>||
 
|-
 
| <br>||
 
|-
 
| <br>||
 
|-
 
|+ align="bottom" style="caption-side: bottom" | Table: Abbreviations and acronyms used in this manual
 
|}
 
 
 
= Introduction =
 
 
 
BORA is the new top-class Dual Cortex-A9 + FPGA CPU module by DAVE, based on the recent Xilinx Zynq XC7Z010/XC7Z020 application processor.
 
Thanks to BORA, customers are going to save time and resources by using a compact solution that includes both a CPU and an FPGA, avoiding complexities on the carrier PCB.
 
The use of this processor enables extensive system-level differentiation of new applications in many industry fields, where high performances and extremely compact form factor (85mm x 50mm) are key factors. Smarter system designs are made possible, following the trends in functionalities and interfaces of the new, state-of-the-art embedded products.
 
BORA offers great computational power, thanks to the rich set of peripherals, the Dual Cortex-A9 and the Artix-7 FPGA together with a large set of high-speed I/Os (up to 5GHz).
 
BORA enables designers to create rugged products suitable for harsh mechanical and thermal environments, allowing the development of the most advanced and robust products.
 
Thanks to the tight integration between the ARM-based processing system and the on-chip programmable logic, designers are free to add virtually any peripheral or create custom accelerators that extend system performance and better match specific application requirements.
 
BORA is designed and manufactured according to DAVE  Ultra Line specifications, in order to guarantee premium quality and technical value for customers who require top performances and flexibility. BORA is suitable for high-end applications such as medical instrumentation, advanced communication systems, critical real-time operations and safety applications.
 
 
 
== Product Highlights ==
 
 
 
* Unmatched performance thanks to dual ARM Cortex-A9 @ 800 MHz
 
* All memories you need: on-board NOR and NAND Flash
 
* Enabling smarter system thanks to Artix-7 FPGA integrated on chip
 
* FPGA banks with wide-range PSU input (from 1.2V to 3.3V)
 
* Highest security and reliability: internal voltage monitoring and power good enable
 
* Reduced carrier complexity: dual CAN, USB, Ethernet GB and native 3.3V I/O
 
* Easy to fi t thanks to its small form factor
 
* Precise timing application thanks to on-board 5ppm RTC
 
 
 
== Block Diagram ==
 
 
 
The following image shows Bora's block diagram:
 
 
 
[[File:Bora-bd.png|700px|center]]
 
 
 
== Feature Summary ==
 
 
 
= Design Overview =
 
 
 
== Processor Info ==
 
 
 
== RAM memory bank ==
 
 
 
 
 
== NOR flash bank ==
 
 
 
 
 
== NAND flash bank ==
 
 
 
== Memory map ==
 
 
 
= Mechanical specifications =
 
 
 
This chapter describes the mechanical characteristics of the Bora module.
 
 
 
== Board Layout ==
 
 
 
The following figure shows the physical dimensions of the Bora module:
 
 
 
[[File:Bora-top-quoted.png|800px|frameless|border]]
 
 
 
The following figure highlights the maximum components' heights on Bora module:
 
 
 
[[File:Bora-side-view-quoted.png|750px|frameless|border]]
 
 
 
== Connectors ==
 
 
 
The following figure shows the Diva connector layout:
 
 
 
 
 
 
 
= Power, reset and control =
 
 
 
== Power Supply Unit (PSU) and recommended power-up sequence==
 
 
 
 
 
 
 
The recommended power-up sequence is:
 
 
 
=== PMIC ===
 
 
 
== Reset scheme and voltage monitoring ==
 
 
 
Some of these reset signals are accessible by carrier board circuitry as described below.
 
=== EXT_PORSTn ===
 
=== PORSTn_OUT ===
 
=== WARMRSTn ===
 
=== RTC_PWRONRSTn ===
 
=== JTAG_TRSTn ===
 
=== PMIC_nRESPWRON ===
 
=== MRSTn ===
 
 
 
 
 
== Boot Options ==
 
 
 
 
 
=== Default boot configuration ===
 
 
 
 
 
=== Boot sequence customization ===
 
 
 
 
 
 
 
== Clock scheme ==
 
 
 
 
 
 
 
== Recovery ==
 
 
 
 
 
=== JTAG recovery ===
 
 
 
 
 
=== SD/MMC recovery ===
 
 
 
== Multiplexing ==
 
 
 
== RTC ==
 
 
 
== Watchdog ==
 
 
 
 
 
= Pinout table =
 
 
 
This chapter contains the pinout description of the connectors of the Bora module.
 
 
 
= Peripheral interfaces =
 
 
 
 
 
= Operational Characteristics =
 
 
 
== Maximum ratings ==
 
 
 
{| class="wikitable"
 
|-
 
!Parameter
 
!Min
 
!Typ
 
!Max
 
!Unit
 
|-
 
|Main power supply voltage
 
|
 
|
 
|
 
|V
 
|-
 
|}
 
 
 
== Recommended ratings ==
 
 
 
{| class="wikitable"
 
|-
 
!Parameter
 
!Min
 
!Typ
 
!Max
 
!Unit
 
|-
 
|Main power supply voltage
 
|
 
|
 
|
 
|V
 
|-
 
|}
 
 
 
== Power consumption ==
 
 
 
== Heat dissipation ==
 
 
 
This section will be completed in a future version of this manual.
 
 
 
= Application notes =
 
 
 
Please refer to the following documents available on Dave Developers Wiki:
 
 
 
* [[Carrier_board_design_guidelines_%28SOM%29]]
 
* [[Integration_guide_%28Bora%29]]
 

Revision as of 16:06, 23 February 2021

Info Box
Bora5-small.jpg Applies to Bora

Introduction[edit | edit source]

Bora Hardware Manual describes the design and functions of Bora CPU SOMs family.

Please download the Bora Hardware Manual in pdf format