Changes

Jump to: navigation, search

BoraXEVB

29,459 bytes added, 10:02, 26 January 2022
Bank 35 VDDIO selection connector (JP27)
{{InfoBoxTop}}
{{Applies To BoraX}}
{{Applies To BoraLite}}
{{InfoBoxBottom}}
{{WarningMessage|text=By default, BoraXEVB comes with a Zynq 7030-based SoM when it is sold with BoraX. When it is sold with Bora Lite, it is mated with a Zynq 7020-based SoM instead.
Nevertheless, BoarX can host different models of BoraX and Bora Lite SoM's. From the point of view of PL's I/O voltage levels, different models may not be equivalent. Please refer to [[#PL's I/O voltage selections|this section]] to avoid unsupported configurations that '''may damage the hardware permanently'''.}}
==Introduction==
BORA Xpress EVB is a carrier board designed to host [[BORA_Xpress_SOM|BORA Xpress system-on-module]].
 
The EVB is used also as Evaluation board for the [[:Category:BoraLite | BORA Lite SOM]].
[[File:BoraXEVB-01.png|500px|frameless|border]]
 
<section begin=Block Diagram/>
==Block Diagram==
For a detailed description of FMC connector routing, please refer to [[#FPGA Mezzanine Card (FMC) Connector - J27|this section]].
 
====BoraX====
[[File:Boraxevb-FPGA-signals-routing.png|thumb|center|600px|Configurable routing options diagram]]
 
====Bora Lite====
[[File:Boralite-boraxevb-FPGA-signals-routing.png|center|thumb|862x862px|Configurable routing options diagram for BoraLite SoM]]
 
<section end=Block Diagram/>
== Features ==
|-
| FMC connector
| The FMC For the [[Product_serial_number|serial numbers]] included in the range EVBBX0000C0R00A0 - EVBBX0000C0R00AB, the connector that is actually mounted on the board is the LPC version, not the HPC version listed in the specifications.
|-
|}
== Connectors pinout ==
<section begin=CPU/>
=== J1,J2 and J3 ===
The pinout of the J1, J2 and J3 connectors of the Bora Xpress EVB is the same of the [[Pinout (BORAXpress)BORA_Xpress_SOM/BORA_Xpress_Hardware/Pinout_Table#Connectors_description|counterpart connectors on BORA Xpress module]].<section end=CPU/><section begin=Power Supply/>
=== Power supply - JP2 ===
|-
|}
<section end=Power Supply/>
 
<section begin=Reset button/>
 
=== Reset button - S6 ===
 
S6 is the hardware reset button connected to the MRSTn signal (J2.16 SOM connector)
<section end=Reset button/>
 
<section begin=Boot Configurations/>
=== Boot mode selection - S5 ===
| SD-card || OFF || ON || OFF || ON || ON || OFF || ON || OFF
|-
| NAND (*) || OFF || ON || OFF || ON || ON || OFF || ON || ON
|-
| JTAG || OFF || ON || OFF || ON || ON || ON || ON || ON
|}
 
<b>(*)</b> Boot mode from NAND in supported '''ONLY''' on [[BORA Lite SOM|BORA Lite]] SOM module
 
<section end=Boot Configurations/>
<section begin=Watchdog/>
=== WatchDog Settings - S1, S2 and S3 ===
S1, S2 and S3 are dip-switch to override the default startup delay and timeout of the Bora BORA Xpress module watchdog.For more details please refer to [[BORA_Xpress_SOM/BORA_Xpress_Hardware/Peripherals/Watchdog (BORAXpress)|this page]].
{| class="wikitable"
| WD_SET2 = '0' || OFF || ON
|}
<section end=Watchdog/>
<section begin=Ethernet0/>
 
=== Ethernet port #0 (ETH0) - J8 ===
|-
|}
<section end=Ethernet0/><section begin=Ethernet1/>
=== Ethernet port #1 (ETH1) - J9 ===
|-
|}
<section end=Ethernet1/>
=== BANK's Power GOOD signals - J28 ===
|}
<section begin=JTAG/>== BANK13 VDDIO selector - JP25 = JTAG ===JP25 JTAG port is a 12available as two different mechanical connectors:* 2.00mm-pin 6x2x2pitch 7x2 header (Xilinx standard)* 2.54 54mm-pitch vertical 10x2 header used for the selection - through jumpers - of the bank supply voltages(ARM standard): http://www2.lauterbach.com/pdf/arm_app_jtag.pdf* This port is connected to Zynq's native JTAG signals. Please note that Zynq's internal JTAG chain supports differents configurations, depending on bootstrap signals. In case split mode is selected, CPU JTAG can be routed separately via PL. For more details please refer to Zynq Technical Reference Manual. The following table reports the pinout of * JTAG on BORA Xpress EVB is also connected to the FMC connector:. For more details on how to connect JTAG on a custom FMC card please refer to ANSI/VITA FPGA Mezzanine Card (FMC) Standard. ==== JTAG XILINX - J13 ====
J13 is a 14-pin 7x2x2 pitch vertical header. The following table reports the pinout of the connector:
{| class="wikitable"
|-
!Notes
|-
|2 1, 3, 5, 7, 9, 11, 13 || LDO_B13_1V6DGND|| adds +1.6V to VDDIO_BANK13 - || -
|-
|4 2 || LDO_B13_800mV3.3V|| adds +800mV to VDDIO_BANK13 - || -
|-
|6 4 || LDO_B13_400mVJTAG_TMS|| adds +400mV to VDDIO_BANK13 - || -
|-
|6 || JTAG_TCK|| - || -|-|8 || LDO_B13_200mVJTAG_TDO|| adds +200mV to VDDIO_BANK13 - || -
|-
|10 || LDO_B13_100mVJTAG_TDI|| adds +100mV to VDDIO_BANK13 - || -
|-
|12 || LDO_B13_50mVN.C.|| adds +50mV to VDDIO_BANK13 - || -
|-
|1, 3, 5, 7, 9, 11 14 || DGNDJTAG_TRSTn|| - || -
|-
|}
The jumper configurations are:# No jumpers installed -> DC output for VDDIO_BANK13 is 500mV# Jumper on 1-2 -> adds 1.6V to VDDIO_BANK13 above the default 500mV# Jumper on 3-4 -> adds 800mV to VDDIO_BANK13 above the default 500mV# Jumper on 5-6 -> adds 400mV to VDDIO_BANK13 above the default 500mV# Jumper on 7-8 -> adds 200mV to VDDIO_BANK13 above the default 500mV# Jumper on 9-10 -> adds 100mV to VDDIO_BANK13 above the default 500mV# Jumper on 11-12 -> adds 50mV to VDDIO_BANK13 above the default 500mV The DEFAULT configuration is VDDIO_BANK13 @ 1.8V (500mV + 800mV + 400mV + 100mV):# Jumper on 3-4 -> adds 800mV to VDDIO_BANK13 above the default 500mV# Jumper on 5-6 -> adds 400mV to VDDIO_BANK13# Jumper on 9-10 -> adds 100mV to VDDIO_BANK13 === BANK35 VDDIO selector = JTAG ARM - JP27 J18 ====JP27 J18 is a 1220-pin 6x2x210x2x2.54 pitch vertical header used for the selection - through jumpers - of the bank supply voltages. The following table reports the pinout of the connector: 
{| class="wikitable"
|-
!Notes
|-
|2 1 || LDO_B35_1V63.3V|| adds +1.6V to VDDIO_BANK35 - || -
|-
|4 2 || LDO_B35_800mV3.3V|| adds +800mV to VDDIO_BANK35 - || -
|-
|3, 11, 17, 19 || N.C.|| - || -|-|4, 6 ,8 ,10 ,12,<br>14, 16, 18, 20|| DGND|| - || -|-|5 || LDO_B35_400mVJTAG_TDI|| adds +400mV to VDDIO_BANK35 - || -
|-
|8 7 || LDO_B35_200mVJTAG_TMS|| adds +200mV to VDDIO_BANK35 - || -
|-
|10 9 || LDO_B35_100mVJTAG_TCK|| adds +100mV to VDDIO_BANK35 - || -
|-
|12 13 || LDO_B35_50mVJTAG_TDO|| adds +50mV to VDDIO_BANK35 - || -
|-
|1, 3, 5, 7, 9, 11 15 || DGNDJTAG_TRSTn|| - || -
|-
|}
<section end=JTAG/>
The jumper configurations are:# No jumpers installed -> DC output for VDDIO_BANK35 is 500mV# Jumper on 1-2 -> adds 1.6V to VDDIO_BANK35 above the default 500mV# Jumper on 3-4 -> adds 800mV to VDDIO_BANK35 above the default 500mV# Jumper on 5-6 -> adds 400mV to VDDIO_BANK35 above the default 500mV# Jumper on 7-8 -> adds 200mV to VDDIO_BANK35 above the default 500mV# Jumper on 9-10 -<section begin=Console/> adds 100mV to VDDIO_BANK35 above the default 500mV# Jumper on 11=== UART1 -12 -> adds 50mV to VDDIO_BANK35 above the default 500mVJ17 ===
The DEFAULT configuration J17 is VDDIO_BANK35 @ 1.8V (500mV + 800mV + 400mV + 100mV):# Jumper on 3-4 -> adds 800mV a standard DB9 connector that routes the signals coming from the RS232 transceiver that is connected to VDDIO_BANK35 above the default 500mV# Jumper on 5-6 -> adds 400mV to VDDIO_BANK35# Jumper on 9-10 -> adds 100mV to VDDIO_BANK35PS MIO signals of the UART1 port.
Please note that:* By default VDDIO_BANK35 is supplied by VADJ Regulator === VADJ VDDIO selector - JP28 ===JP28 is a 12-pin 6x2x2.54 pitch vertical header used for the selection - through jumpers - of the bank supply voltages. The following table reports the pinout of the connector: {| class="wikitable" |-
!Pin#
!Pin name
!Notes
|-
|2 1, 6, 4, 9|N.C.| VADJ_FB (22K)|| selects 3N.C.3V VADJ || -
|-
|4 2|UART_EXT_RX| VADJ_FB (30K9)|| selects 2.5V VADJ |Receive line| -Connected to protection diode array
|-
|6 3|UART_EXT_TX| VADJ_FB (51K1)Transmit line|| selects 1.8V VADJ || -Connected to protection diode array
|-
|8 5|DGND| VADJ_FB (68K)Ground|| selects 1.5V VADJ || -
|-
|10 7, 8|N.C.| VADJ_FB (100K)|| selects 1N.C.2V VADJ || -Connected to protection diode array
|-
|12 || RFU|| Reserved || -}|-|1, 3, 5, 7, 9, 11 || DGND|| - || -|-|}<section end=Console/>
The jumper configurations are:# Jumper on 1-2 -<section begin=USB OTG/> supply VADJ with 3.3V# Jumper on 3=== USB OTG -4 -> supply VADJ with 2.5V# Jumper on 5-6 -> supply VADJ with 1.8V# Jumper on 7-8 -> supply VADJ with 1.5V# Jumper on 9-10 -> supply VADJ with 1.2VJ19 ===
J19 is a standard USB MICRO AB connector. It is connected to the BORA Xpress USB 2.0 OTG peripheral. The DEFAULT configuration isfollowing table reports the pinout of the connector:# Jumper on 5-6 -> supply VADJ with 1.8V === JTAG ===
JTAG port is available as two different mechanical connectors:
* 2.00mm-pitch 7x2 header (Xilinx standard)
* 2.54mm-pitch 10x2 header (ARM standard): http://www2.lauterbach.com/pdf/arm_app_jtag.pdf
* This port is connected to Zynq's native JTAG signals. Please note that Zynq's internal JTAG chain supports differents configurations, depending on bootstrap signals. In case split mode is selected, CPU JTAG can be routed separately via PL. For more details please refer to Zynq Technical Reference Manual.
* JTAG on BORA Xpress EVB is also connected to the FMC connector. For more details on how to connect JTAG on a custom FMC card please refer to ANSI/VITA FPGA Mezzanine Card (FMC) Standard.
 
==== JTAG XILINX - J13 ====
 
J13 is a 14-pin 7x2x2 pitch vertical header. The following table reports the pinout of the connector:
{| class="wikitable"
|-
!Notes
|-
|1, 3, 5, 7, 9, 11, 13 || DGNDUSB_OTG_VBUS || - || -
|-
|2 || 3.3VUSBM1 || - || -
|-
|4 3 || JTAG_TMSUSBP1 || - || -
|-
|6 4 || JTAG_TCKOTG_ID || - || -
|-
|8 5 || JTAG_TDOUSB_OTG_DGND || - || -
|-
|10 6, 7, 8, 9 || JTAG_TDI|| - || -|-|12 || N.C.|| - || -|-|14 || JTAG_TRSTnUSB_OTG_SHIELD || - || -
|-
|}
<section end=USB OTG/>
 
<section begin=micro SD/>
=== MicroSD - J21 ===
 
J21 is a microSD memory card connector. It is connected to the BORA Xpress SOM through a bidirectional 1.8V/3.3V voltage-level translator mounted on the BORA Xpress EVB. Level shifter is required because MIO signals are 1.8V. The following table reports the pinout of the connector:
==== JTAG ARM - J18 ====
J18 is a 20-pin 10x2x2.54 pitch vertical header. The following table reports the pinout of the connector:
{| class="wikitable"
|-
!Notes
|-
|1 || 3.3VPS_SD0_DAT2||| - || -
|-
|2 || 3.3VPS_SD0_DAT3||| - || -
|-
|3, 11, 17, 19 || N.C.PS_SD0_CMD||| - || -
|-
|4, 6 ,8 ,10 ,12,<br>14, 16, 18, 20|| DGND3.3V||| - || -
|-
|5 || JTAG_TDIPS_SD0_CLK||| - || -
|-
|7 6, 9, 10, 11, 12 || JTAG_TMSDGND||| - || -
|-
|9 7 || JTAG_TCKPS_SD0_DAT0||| - || -
|-
|13 8 || JTAG_TDOPS_SD0_DAT1||| - || -
|-
|15 13 |3.3V| JTAG_TRSTn|| - || ||Pull up to 3.3V with 10K Ohm -
|-
|}
<section end=micro SD/>
<section begin=DWM/>=== UART1 DWM (DAVE Wifi/BT module) socket - J17 J23 === J17 J23 is a standard DB9 52991-0308 connector that routes type (30 pins, vertical, 0.50mm picth). This socket connects the signals coming from [[DWM_ADD-ON | DWM Wireless Module]] (optional) to the RS232 transceiver that is connected to BORA Xpress EVB. The following table reports the PS MIO signals pinout of the UART1 port.connector:
{| class="wikitable"
!Notes
|-
|1, 6, 4, 92 |N.C.|N.C.5V || - || -
|-
|23, 4 |UART_EXT_RX|Receive line3.3V |Connected to protection diode array| - || -
|-
|35, 6,<br> 9, 10,<br>19 |UART_EXT_TX|Transmit lineDGND |Connected to protection diode array| - || -
|-
|57 |DGND|GroundDWM_SD_CMD || - || -
|-
|7, 8|N.C.|N.C.DWM_SD_CLK |Connected to protection diode array| - || -
|-
|}11 ||DWM_SD_DAT0 || - || - === USB OTG |- J19 === J19 is a standard USB MICRO AB connector|12, 14,<br>16, 18,<br>20, 22 ||N. It is connected to the BORA Xpress USB 2C.0 OTG peripheral. The following table reports the pinout of the connector: {| class="wikitable" | - || -
|-
!Pin# !Pin name!Function!Notes|13 ||DWM_SD_DAT1 || - || -
|-
|1 15 ||USB_OTG_VBUS DWM_SD_DAT2 || - || -
|-
|2 17 ||USBM1 DWM_SD_DAT3 || - || -
|-
|3 21 ||USBP1 DWM_UART_RX || - || -
|-
|4 23 ||OTG_ID DWM_UART_CTS || - || -
|-
|5 24 ||USB_OTG_DGND DWM_BT_F5 || - || -
|-
|6, 7, 8, 9 25 ||USB_OTG_SHIELD DWM_UART_TX || - || -
|-
|} === MicroSD 26 ||DWM_BT_F2 || - J21 === J21 is a microSD memory card connector. It is connected to the BORA Xpress SOM through a bidirectional 1.8V/3.3V voltage|| -level translator mounted on the BORA Xpress EVB. Level shifter is required because MIO signals are 1.8V. The following table reports the pinout of the connector: {| class="wikitable"
|-
!Pin# !Pin name!Function!Notes|27 ||DWM_UART_RTS || - || -
|-
|1 28 ||PS_SD0_DAT2|DWM_WIFI_IRQ || - || -
|-
|2 29 ||PS_SD0_DAT3|DWM_BT_EN || - || -
|-
|3 30 ||PS_SD0_CMDDWM_WIFI_EN ||| - || -|-|4 ||3.3V||| - || -|-|5 ||PS_SD0_CLK||| - || -|-|6, 9, 10, 11, 12 ||DGND||| - || -|-|7 ||PS_SD0_DAT0||| - || -|-|8 ||PS_SD0_DAT1||| - || -|-|13 |3.3V||| - || ||Pull up to 3.3V with 10K Ohm -
|-
|}
<section end=DWM/>
 
<section begin=CAN/>
=== DWM (DAVE Wifi/BT module) socket CAN - J23 J24 ===J23 J24 is a 5299110-0308 connector type (30 pins, pin 5x2x2.54mm pitch vertical, 0.50mm picth). This socket connects the [[Wireless_Module_(DWM) | DWM Wireless Module]] (optional) header directly connected to the BORA Xpress EVBSoM's transceiver for the CAN interface. This 2.5mm-pitch header is compatible with commonly available IDC-10/DB9 flat cables. The following table reports the pinout of the connector:
{| class="wikitable"
!Notes
|-
|1, 2 6,<br>7, 8,<br>9, 10 ||5V N.C. || - || -
|-
|32, 4 5 ||3.3V CAN_SHIELD || - || -
|-
|5, 6,<br> 9, 10,<br>19 3 ||DGND CAN_L || - || -
|-
|7 4 ||DWM_SD_CMD CAN_H || - || -
|-
|8 ||DWM_SD_CLK || }<section end=CAN/><section begin=Touchscreen/>=== Touch screen - J25===J25 is a ZIF 4- pin 1.0mm pitch connector that connects the touchscreen drive lines to the touch screen controller on the BoORA Xpress EVB. The following table reports the pinout of the connector: {|| -class="wikitable"
|-
|11 ||DWM_SD_DAT0 || - || -!Pin# !Pin name!Function!Notes
|-
|12, 14,<br>16, 18,<br>20, 22 1 ||N.C. TSC_YP || - || -
|-
|13 2 ||DWM_SD_DAT1 TSC_XP || - || -
|-
|15 3 ||DWM_SD_DAT2 TSC_YM || - || -
|-
|17 4 ||DWM_SD_DAT3 TSC_XM || - || -
|-
|21 ||DWM_UART_RX || - || -}|-|23 ||DWM_UART_CTS || - || -|-|24 ||DWM_BT_F5 || - || -|-|25 ||DWM_UART_TX || - || -|-|26 ||DWM_BT_F2 || - || -|-|27 ||DWM_UART_RTS || - || -|-|28 ||DWM_WIFI_IRQ || - || -|-|29 ||DWM_BT_EN || - || -|-|30 ||DWM_WIFI_EN || - || -|-|}<section end=Touchscreen/><section begin=LVDS/>=== CAN LVDS - J24 J26 ===J24 J26 is a 10vertical double row straight 20-pin 5x2x21.54mm 25mm pitch vertical header directly connected . This interface shows how to BORA Xpress SoM's transceiver for the CAN interfaceimplement a differential connection to an LCD screen. As known, Zynq does not implement an LCD controller, however this can be integrated in FPGA fabric as shown by this example: https://wiki. This 2analog.5mmcom/resources/tools-pitch header is compatible with commonly available IDCsoftware/linux-10drivers/platforms/DB9 flat cableszynq. The following table reports the pinout of the connector:
{| class="wikitable"
!Notes
|-
|1, 62 ||3.3V_LCD || - || -|-|3, 4,<br>7, 810,<br>913, 10 16, 19 ||N.C. DGND || - Ground || -
|-
|2, 5 ||CAN_SHIELD LCD_LVDS_D0- || - || -
|-
|3 6 ||CAN_L LCD_LVDS_D0+ || - || -
|-
|4 8 ||CAN_H LCD_LVDS_D1- || - || -
|-
|9 ||LCD_LVDS_D1+ || - || -|-|11 ||LCD_LVDS_D2- || - || -|-|12 ||LCD_LVDS_D2+ || - || -|-|14 ||LCD_LVDS_CLK- || - || -|-|15 ||LCD_LVDS_CLK+ || - || -|-|17 ||LCD_P17 || - || -|-|18 ||LCD_P18 || - || -|-|20 ||LCD_P20 || - || -|-|21,22 ||DGND || Ground || Shield|-|}<section end=LVDS/><section begin=FMC/>=== FPGA Mezzanine Card (FMC) Connector - J27 ===J27 is a 400 pins ANSI/VITA 57.1-2008 FPGA Mezzanine Card Connector that allows to connect to standard I/O mezzanine cards. Please note that BoraXpress EVB FMC Connector is:* fully compliant to FMC LPC* partially compliant to FMC HPC because HPC side is not fully populated.
=== Touch screen The following tables detail how BORA Xpress signals have been routed to FMC connector. At this [[:File:BoraXEVB- J25===J25 is a ZIF 4FMC-pin 1routing.0mm pitch connector that connects zip|link]] a spreadsheet providing the touchscreen drive lines to the touch screen controller on the BoORA Xpress EVBsame information is available for download. The following table reports the pinout  For more information about I/O voltage of the single-ended signals available on FMC connector:, please refer to [[#PL's I/O voltage selections|this section]]. ==== HPC Row A ====
{| class="wikitable"
!Notes
|-
|1 A1||TSC_YP DGND|| - GND|| -
|-
|2 A2||TSC_XP MGTxRXP1|| - DP1_M2C_P|| -
|-
|3 A3||TSC_YM MGTxRXN1|| - DP1_M2C_N|| -
|-
|4 A4||TSC_XM DGND|| - GND|| -
|-
|} === LVDS - J26 ===J26 is a vertical double row straight 20-pin 1.25mm pitch header. This interface shows how to implement a differential connection to an LCD screen. As known, Zynq does not implement an LCD controller, however this can be integrated in FPGA fabric as shown by this example: https://wiki.analog.com/resources/tools-software/linux-drivers/platforms/zynq. The following table reports the pinout of the connector: {A5||DGND||GND|| class="wikitable"
|-
!Pin# !Pin name!Function!Notes| A6||MGTxRXP2||DP2_M2C_P||
|-
|1, 2 A7||3.3V_LCD MGTxRXN2|| - DP2_M2C_N|| -
|-
|3, 4, 7, 10,<br>13, 16, 19 A8||DGND || Ground GND|| -
|-
|5 A9||LCD_LVDS_D0- DGND|| - GND|| -
|-
|6 A10||LCD_LVDS_D0+ MGTxRXP3|| - DP3_M2C_P|| -
|-
|8 A11||LCD_LVDS_D1- MGTxRXN3|| - DP3_M2C_N|| -
|-
|9 A12||LCD_LVDS_D1+ DGND|| - GND|| -
|-
|11 A13||LCD_LVDS_D2- DGND|| - GND|| -
|-
|12 A14||LCD_LVDS_D2+ <span style="color:#ff0000">not connected</span>|| - DP4_M2C_P|| -
|-
|15 A15||LCD_LVDS_CLK+ <span style="color:#ff0000">not connected</span>|| - DP4_M2C_N|| -
|-
|17 A16||LCD_P17 DGND|| - GND|| -
|-
|18 A17||LCD_P18 DGND|| - GND|| -
|-
|20 A18||LCD_P20 <span style="color:#ff0000">not connected</span>|| - DP5_M2C_P|| -
|-
|21,22 A19||DGND <span style="color:#ff0000">not connected</span>|| Ground DP5_M2C_N|| Shield
|-
|} === FPGA Mezzanine Card (FMC) Connector - J27 ===J27 is a 400 pins ANSI/VITA 57.1-2008 FPGA Mezzanine Card Connector that allows to connect to standard I/O mezzanine cards. Please note that BoraXpress EVB FMC Connector is:* fully compliant to FMC LPC* partially compliant to FMC HPC because HPC side is not fully populated. The following tables detail how BORA Xpress signals have been routed to FMC connector. At this [[:File:BoraXEVB-FMC-routing.zipA20||DGND||GND|link]] a spreadsheet providing the same information is available for download. ==== HPC Row A ==== {| class="wikitable"
|-
!Pin# !Pin name!Function!Notes| A21||DGND||GND||
|-
| A1A22||DGNDMGTxTXP1||GNDDP1_C2M_P||
|-
| A2A23||MGTxRXP1MGTxTXN1||DP1_M2C_PDP1_C2M_N||
|-
| A3A24||MGTxRXN1DGND||DP1_M2C_NGND||
|-
| A4A25||DGND||GND||
|-
| A5A26||DGNDMGTxTXP2||GNDDP2_C2M_P||
|-
| A6A27||MGTxRXP2MGTxTXN2||DP2_M2C_PDP2_C2M_N||
|-
| A7A28||MGTxRXN2DGND||DP2_M2C_NGND||
|-
| A8A29||DGND||GND||
|-
| A9A30||DGNDMGTxTXP3||GNDDP3_C2M_P||
|-
| A10A31||MGTxRXP3MGTxTXN3||DP3_M2C_PDP3_C2M_N||
|-
| A11A32||MGTxRXN3DGND||DP3_M2C_NGND||
|-
| A12A33||DGND||GND||
|-
| A13A34||DGND<span style="color:#ff0000">not connected</span>||GNDDP4_C2M_P||
|-
| A14A35||<span style="color:#ff0000">not connected</span>||DP4_M2C_PDP4_C2M_N||
|-
| A15A36||<span style="color:#ff0000">not connected</span>DGND||DP4_M2C_NGND||
|-
| A16A37||DGND||GND||
|-
| A17A38||DGND<span style="color:#ff0000">not connected</span>||GNDDP5_C2M_P||
|-
| A18A39||<span style="color:#ff0000">not connected</span>||DP5_M2C_PDP5_C2M_N||
|-
| A19A40||<span style="color:#ff0000">not connected</span>DGND||GND||DP5_M2C_N|} ==== HPC Row B ==== {|class="wikitable"
|-
| A20||DGND||GND||!Pin# !Pin name!Function!Notes
|-
| A21B1||DGNDRSVD||GNDRES1||
|-
| A22B2||MGTxTXP1DGND||DP1_C2M_PGND||
|-
| A23B3||MGTxTXN1DGND||DP1_C2M_NGND||
|-
| A24B4||DGND<span style="color:#ff0000">not connected</span>||GNDDP9_M2C_P||
|-
| A25B5||DGND<span style="color:#ff0000">not connected</span>||GNDDP9_M2C_N||
|-
| A26B6||MGTxTXP2DGND||DP2_C2M_PGND|||-| B7||DGND||GND||
|-
| A27B8||MGTxTXN2<span style="color:#ff0000">not connected</span>||DP2_C2M_NDP8_M2C_P||
|-
| A28B9||DGND<span style="color:#ff0000">not connected</span>||GNDDP8_M2C_N||
|-
| A29B10||DGND||GND||
|-
| A30B11||MGTxTXP3DGND||DP3_C2M_PGND||
|-
| A31B12||MGTxTXN3<span style="color:#ff0000">not connected</span>||DP3_C2M_NDP7_M2C_P||
|-
| A32B13||DGND<span style="color:#ff0000">not connected</span>||GNDDP7_M2C_N||
|-
| A33B14||DGND||GND||
|-
| A34B15||<span style="color:#ff0000">not connected</span>DGND||DP4_C2M_PGND||
|-
| A35B16||<span style="color:#ff0000">not connected</span>||DP4_C2M_NDP6_M2C_P||
|-
| A36B17||DGND<span style="color:#ff0000">not connected</span>||GNDDP6_M2C_N||
|-
| A37B18||DGND||GND||
|-
| A38B19||<span style="color:#ff0000">not connected</span>DGND||DP5_C2M_PGND||
|-
| A39B20||<span style="color:#ff0000">not connected</span>MGTREFCLK1P||DP5_C2M_NGBTCLK1_M2C_P||
|-
| A40B21||DGNDMGTREFCLK1N||GNDGBTCLK1_M2C_N|||} ==== HPC Row B ==== {| class="wikitable"
|-
!Pin# !Pin name!Function!Notes| B22||DGND||GND||
|-
| B1B23||RSVDDGND||RES1GND||
|-
| B2B24||DGND<span style="color:#ff0000">not connected</span>||GNDDP9_C2M_P||
|-
| B3B25||DGND<span style="color:#ff0000">not connected</span>||GNDDP9_C2M_N||
|-
| B4B26||<span style="color:#ff0000">not connected</span>DGND||DP9_M2C_PGND||
|-
| B5B27||<span style="color:#ff0000">not connected</span>DGND||DP9_M2C_NGND||
|-
| B6B28||DGND<span style="color:#ff0000">not connected</span>||GNDDP8_C2M_P||
|-
| B7B29||DGND<span style="color:#ff0000">not connected</span>||GNDDP8_C2M_N||
|-
| B8B30||<span style="color:#ff0000">not connected</span>DGND||DP8_M2C_PGND||
|-
| B9B31||<span style="color:#ff0000">not connected</span>DGND||DP8_M2C_NGND||
|-
| B10B32||DGND<span style="color:#ff0000">not connected</span>||GNDDP7_C2M_P||
|-
| B11B33||DGND<span style="color:#ff0000">not connected</span>||GNDDP7_C2M_N||
|-
| B12B34||<span style="color:#ff0000">not connected</span>DGND||DP7_M2C_PGND||
|-
| B13B35||<span style="color:#ff0000">not connected</span>DGND||DP7_M2C_NGND||
|-
| B14B36||DGND<span style="color:#ff0000">not connected</span>||GNDDP6_C2M_P||
|-
| B15B37||DGND<span style="color:#ff0000">not connected</span>||GNDDP6_C2M_N||
|-
| B16B38||<span style="color:#ff0000">not connected</span>DGND||DP6_M2C_PGND||
|-
| B17B39||<span style="color:#ff0000">not connected</span>DGND||DP6_M2C_NGND||
|-
| B18B40||DGNDRSVD||GNDRES0|||} ==== LPC Row C ==== {| class="wikitable"
|-
| B19||DGND||GND||!Pin# !Pin name!Function!Notes
|-
| B20C1||MGTREFCLK1PDGND||GBTCLK1_M2C_PGND||
|-
| B21C2||MGTREFCLK1NMGTxTXP0||GBTCLK1_M2C_NDP0_C2M_P||
|-
| B22C3||DGNDMGTxTXN0||GNDDP0_C2M_N||
|-
| B23C4||DGND||GND||
|-
| B24C5||<span style="color:#ff0000">not connected</span>DGND||DP9_C2M_PGND||
|-
| B25C6||<span style="color:#ff0000">not connected</span>MGTxRXP0||DP9_C2M_NDP0_M2C_P||
|-
| B26C7||DGNDMGTxRXN0||GNDDP0_M2C_N||
|-
| B27C8||DGND||GND||
|-
| B28C9||<span style="color:#ff0000">not connected</span>DGND||DP8_C2M_PGND||
|-
| B29C10||<span style="color:#ff0000">not connected</span>IO_L23P_T3_34||DP8_C2M_NLA06_P||
|-
| B30C11||DGNDIO_L23N_T3_34||GNDLA06_N||
|-
| B31C12||DGND||GND||
|-
| B32C13||<span style="color:#ff0000">not connected</span>DGND||DP7_C2M_PGND||
|-
| B33C14||<span style="color:#ff0000">not connected</span>IO_L2P_T0_34||DP7_C2M_NLA10_P||
|-
| B34C15||DGNDIO_L2N_T0_34||GNDLA10_N||
|-
| B35C16||DGND||GND||
|-
| B36C17||<span style="color:#ff0000">not connected</span>DGND||DP6_C2M_PGND||
|-
| B37C18||<span style="color:#ff0000">not connected</span>IO_L1P_T0_34||DP6_C2M_NLA14_P||
|-
| B38C19||DGNDIO_L1N_T0_34||GNDLA14_N||
|-
| B39C20||DGND||GND||
|-
| B40C21||RSVDDGND||RES0GND|||} ==== LPC Row C ==== {| class="wikitable"
|-
!Pin# !Pin name!Function!Notes| C22||IO_L16P_T2_34||LA18_P_CC||
|-
| C1C23||DGNDIO_L16N_T2_34||GNDLA18_N_CC||
|-
| C2C24||MGTxTXP0DGND||DP0_C2M_PGND||
|-
| C3C25||MGTxTXN0DGND||DP0_C2M_NGND||
|-
| C4C26||DGNDIO_L6P_T0_35||GNDLA27_P||
|-
| C5C27||DGNDIO_L6N_T0_VREF_35||GNDLA27_N||
|-
| C6C28||MGTxRXP0DGND||DP0_M2C_PGND||
|-
| C7C29||MGTxRXN0DGND||DP0_M2C_NGND||
|-
| C8C30||DGNDI2C0_SCL||GNDSCL||
|-
| C9C31||DGNDI2C0_SDA||GNDSDA||
|-
| C10C32||IO_L23P_T3_34DGND||LA06_PGND||
|-
| C11C33||IO_L23N_T3_34DGND||LA06_NGND||
|-
| C12C34||DGNDGA0||GNDGA0||
|-
| C13C35||DGNDFMC_12P0V||GND12P0V||
|-
| C14C36||IO_L2P_T0_34DGND||LA10_PGND||
|-
| C15C37||IO_L2N_T0_34FMC_12P0V||LA10_N12P0V||
|-
| C16C38||DGND||GND||
|-
| C17C39||DGNDFMC_3P3V||GND3P3V||
|-
| C18C40||IO_L1P_T0_34DGND||LA14_PGND|||} ==== LPC Row D ==== {| class="wikitable"
|-
| C19||IO_L1N_T0_34||LA14_N||!Pin# !Pin name!Function!Notes
|-
| C20D1||DGNDIO_25_VRP_34||GNDPG_C2M||
|-
| C21D2||DGND||GND||
|-
| C22D3||IO_L16P_T2_34DGND||LA18_P_CCGND||
|-
| C23D4||IO_L16N_T2_34MGTREFCLK0P||LA18_N_CCGBTCLK0_M2C_P||
|-
| C24D5||DGNDMGTREFCLK0N||GNDGBTCLK0_M2C_N||
|-
| C25D6||DGND||GND||
|-
| C26D7||IO_L6P_T0_35DGND||LA27_PGND||
|-
| C27D8||IO_L6N_T0_VREF_35IO_L14P_T2_SRCC_34||LA27_NLA01_P_CC||
|-
| C28D9||DGNDIO_L14N_T2_SRCC_34||GNDLA01_N_CC||
|-
| C29D10||DGND||GND||
|-
| C30D11||I2C0_SCLIO_L9P_T1_DQS_34||SCLLA05_P||
|-
| C31D12||I2C0_SDAIO_L9N_T1_DQS_34||SDALA05_N||
|-
| C32D13||DGND||GND||
|-
| C33D14||DGNDIO_L6P_T0_34||GNDLA09_P||
|-
| C34D15||GA0IO_L6N_T0_VREF_34||GA0LA09_N||
|-
| C35D16||FMC_12P0VDGND||12P0VGND||
|-
| C36D17||DGNDIO_L20P_T3_34||GNDLA13_P||
|-
| C37D18||FMC_12P0VIO_L20N_T3_34||12P0VLA13_N||
|-
| C38D19||DGND||GND||
|-
| C39D20||FMC_3P3VIO_L15P_T2_DQS_34||3P3VLA17_P_CC||
|-
| C40D21||DGNDIO_L15N_T2_DQS_34||GNDLA17_N_CC|||} ==== LPC Row D ==== {| class="wikitable"
|-
!Pin# !Pin name!Function!Notes| D22||DGND||GND||
|-
| D1D23||IO_25_VRP_34IO_L2P_T0_AD8P_35||PG_C2MLA23_P||
|-
| D2D24||DGNDIO_L2N_T0_AD8N_35||GNDLA23_N||
|-
| D3D25||DGND||GND||
|-
| D4D26||MGTREFCLK0PIO_L5P_T0_AD9P_35||GBTCLK0_M2C_PLA26_P||
|-
| D5D27||MGTREFCLK0NIO_L5N_T0_AD9N_35||GBTCLK0_M2C_NLA26_N||
|-
| D6D28||DGND||GND||
|-
| D7D29||DGNDJTAG_TCK||GNDTCK||
|-
| D8D30||IO_L14P_T2_SRCC_34JTAG_TDI||LA01_P_CCTDI||
|-
| D9D31||IO_L14N_T2_SRCC_34FMC_TDO_ZYNQ_TDI||LA01_N_CCTDO||
|-
| D10D32||DGNDFMC_3P3VAUX||GND3P3VAUX||
|-
| D11D33||IO_L9P_T1_DQS_34JTAG_TMS||LA05_PTMS||
|-
| D12D34||IO_L9N_T1_DQS_34JTAG_TRSTn||LA05_NTRST_L||
|-
| D13D35||DGNDGA0||GNDGA1||
|-
| D14D36||IO_L6P_T0_34FMC_3P3V||LA09_P3P3V||
|-
| D15D37||IO_L6N_T0_VREF_34DGND||LA09_NGND||
|-
| D16D38||DGNDFMC_3P3V||GND3P3V||
|-
| D17D39||IO_L20P_T3_34DGND||LA13_PGND||
|-
| D18D40||IO_L20N_T3_34FMC_3P3V||LA13_N3P3V|||} ==== HPC Row E ==== {| class="wikitable"
|-
| D19||DGND||GND||!Pin# !Pin name!Function!Notes
|-
| D20E1||IO_L15P_T2_DQS_34DGND||LA17_P_CCGND||
|-
| D21E2||IO_L15N_T2_DQS_34IO_L14P_T2_AD4P_SRCC_35||LA17_N_CCHA01_P_CC||
|-
| D22E3||DGNDIO_L14N_T2_AD4N_SRCC_35||GNDHA01_N_CC||
|-
| D23E4||IO_L2P_T0_AD8P_35DGND||LA23_PGND||
|-
| D24E5||IO_L2N_T0_AD8N_35DGND||LA23_NGND||
|-
| D25E6||DGNDIO_L20P_T3_AD6P_35||GNDHA05_P||
|-
| D26E7||IO_L5P_T0_AD9P_35IO_L20N_T3_AD6N_35||LA26_PHA05_N||
|-
| D27E8||IO_L5N_T0_AD9N_35DGND||LA26_NGND||
|-
| D28E9||DGNDIO_L24P_T3_AD15P_35||GNDHA09_P||
|-
| D29E10||JTAG_TCKIO_L24N_T3_AD15N_35||TCKHA09_N||
|-
| D30E11||JTAG_TDIDGND||TDIGND||
|-
| D31E12||FMC_TDO_ZYNQ_TDI<span style="color:#ff0000">not connected</span>||TDOHA13_P||
|-
| D32E13||FMC_3P3VAUX<span style="color:#ff0000">not connected</span>||3P3VAUXHA13_N||
|-
| D33E14||JTAG_TMSDGND||TMSGND||
|-
| D34E15||JTAG_TRSTn<span style="color:#ff0000">not connected</span>||TRST_LHA16_P||
|-
| D35E16||GA0<span style="color:#ff0000">not connected</span>||GA1HA16_N||
|-
| D36E17||FMC_3P3VDGND||3P3VGND||
|-
| D37E18||DGND<span style="color:#ff0000">not connected</span>||GNDHA20_P||
|-
| D38E19||FMC_3P3V<span style="color:#ff0000">not connected</span>||3P3VHA20_N||
|-
| D39E20||DGND||GND||
|-
| D40E21||FMC_3P3V||3P3V<span style="color:#ff0000">not connected</span>||HB03_P|} ==== HPC Row E ==== {| class="wikitable"
|-
!Pin| E22||<span style="color:# !Pin name!Function!Notesff0000">not connected</span>||HB03_N||
|-
| E1E23||DGND||GND||
|-
| E2E24||IO_L14P_T2_AD4P_SRCC_35<span style="color:#ff0000">not connected</span>||HA01_P_CCHB05_P||
|-
| E3E25||IO_L14N_T2_AD4N_SRCC_35<span style="color:#ff0000">not connected</span>||HA01_N_CCHB05_N||
|-
| E4E26||DGND||GND||
|-
| E5E27||DGND<span style="color:#ff0000">not connected</span>||GNDHB09_P||
|-
| E6E28||IO_L20P_T3_AD6P_35<span style="color:#ff0000">not connected</span>||HA05_PHB09_N||
|-
| E7E29||IO_L20N_T3_AD6N_35DGND||HA05_NGND||
|-
| E8E30||DGND<span style="color:#ff0000">not connected</span>||GNDHB13_P||
|-
| E9E31||IO_L24P_T3_AD15P_35<span style="color:#ff0000">not connected</span>||HA09_PHB13_N||
|-
| E10E32||IO_L24N_T3_AD15N_35DGND||HA09_NGND||
|-
| E11E33||DGND<span style="color:#ff0000">not connected</span>||GNDHB19_P||
|-
| E12E34||<span style="color:#ff0000">not connected</span>||HA13_PHB19_N||
|-
| E13E35||<span style="color:#ff0000">not connected</span>DGND||HA13_NGND||
|-
| E14E36||DGND<span style="color:#ff0000">not connected</span>||GNDHB21_P||
|-
| E15E37||<span style="color:#ff0000">not connected</span>||HA16_PHB21_N||
|-
| E16E38||<span style="color:#ff0000">not connected</span>DGND||HA16_NGND||
|-
| E17E39||DGNDFMC_VADJ||GNDVADJ||
|-
| E18E40||<span style="color:#ff0000">not connected</span>DGND||GND||HA20_P|} ==== HPC Row F ==== {|class="wikitable"
|-
| E19||<span style="color:!Pin#ff0000">not connected</span>||HA20_N||!Pin name!Function!Notes
|-
| E20F1||DGNDIO_0_VRN_35||GNDPG_M2C||
|-
| E21F2||<span style="color:#ff0000">not connected</span>DGND||HB03_PGND||
|-
| E22F3||<span style="color:#ff0000">not connected</span>DGND||HB03_NGND||
|-
| E23F4||DGNDIO_L13P_T2_MRCC_35||GNDHA00_P_CC||
|-
| E24F5||<span style="color:#ff0000">not connected</span>IO_L13N_T2_MRCC_35||HB05_PHA00_N_CC||
|-
| E25F6||<span style="color:#ff0000">not connected</span>DGND||HB05_NGND||
|-
| E26F7||DGNDIO_L19P_T3_35||GNDHA04_P||
|-
| E27F8||<span style="color:#ff0000">not connected</span>IO_L19N_T3_VREF_35||HB09_PHA04_N||
|-
| E28F9||<span style="color:#ff0000">not connected</span>DGND||HB09_NGND||
|-
| E29F10||DGNDIO_L23P_T3_35||GNDHA08_P||
|-
| E30F11||<span style="color:#ff0000">not connected</span>IO_L23N_T3_35||HB13_PHA08_N||
|-
| E31F12||<span style="color:#ff0000">not connected</span>DGND||HB13_NGND||
|-
| E32F13||DGND<span style="color:#ff0000">not connected</span>||GNDHA12_P||
|-
| E33F14||<span style="color:#ff0000">not connected</span>||HB19_PHA12_N||
|-
| E34F15||<span style="color:#ff0000">not connected</span>DGND||HB19_NGND||
|-
| E35F16||DGND<span style="color:#ff0000">not connected</span>||GNDHA15_P||
|-
| E36F17||<span style="color:#ff0000">not connected</span>||HB21_PHA15_N||
|-
| E37F18||<span style="color:#ff0000">not connected</span>DGND||HB21_NGND||
|-
| E38F19||DGND<span style="color:#ff0000">not connected</span>||GNDHA19_P||
|-
| E39F20||FMC_VADJ<span style="color:#ff0000">not connected</span>||VADJHA19_N||
|-
| E40F21||DGND||GND|||} ==== HPC Row F ==== {| class="wikitable"
|-
!Pin| F22||<span style="color:# !Pin name!Function!Notesff0000">not connected</span>||HB02_P||
|-
| F1F23||IO_0_VRN_35<span style="color:#ff0000">not connected</span>||PG_M2CHB02_N||
|-
| F2F24||DGND||GND||
|-
| F3F25||DGND<span style="color:#ff0000">not connected</span>||GNDHB04_P||
|-
| F4F26||IO_L13P_T2_MRCC_35<span style="color:#ff0000">not connected</span>||HA00_P_CCHB04_N||
|-
| F5F27||IO_L13N_T2_MRCC_35DGND||HA00_N_CCGND||
|-
| F6F28||DGND<span style="color:#ff0000">not connected</span>||GNDHB08_P||
|-
| F7F29||IO_L19P_T3_35<span style="color:#ff0000">not connected</span>||HA04_PHB08_N||
|-
| F8F30||IO_L19N_T3_VREF_35DGND||HA04_NGND||
|-
| F9F31||DGND<span style="color:#ff0000">not connected</span>||GNDHB12_P||
|-
| F10F32||IO_L23P_T3_35<span style="color:#ff0000">not connected</span>||HA08_PHB12_N||
|-
| F11F33||IO_L23N_T3_35DGND||HA08_NGND||
|-
| F12F34||DGND<span style="color:#ff0000">not connected</span>||GNDHB16_P||
|-
| F13F35||<span style="color:#ff0000">not connected</span>||HA12_PHB16_N||
|-
| F14F36||<span style="color:#ff0000">not connected</span>DGND||HA12_NGND||
|-
| F15F37||DGND<span style="color:#ff0000">not connected</span>||GNDHB20_P||
|-
| F16F38||<span style="color:#ff0000">not connected</span>||HA15_PHB20_N||
|-
| F17F39||<span style="color:#ff0000">not connected</span>DGND||HA15_NGND||
|-
| F18F40||DGNDFMC_VADJ||GNDVADJ|||} ==== LPC Row G ==== {| class="wikitable"
|-
| F19||<span style="color:!Pin#ff0000">not connected</span>||HA19_P||!Pin name!Function!Notes
|-
| F20G1||<span style="color:#ff0000">not connected</span>DGND||HA19_NGND||
|-
| F21G2||DGNDIO_L11P_T1_SRCC_34||GNDCLK0_C2M_P||
|-
| F22G3||<span style="color:#ff0000">not connected</span>IO_L11N_T1_SRCC_34||HB02_PCLK0_C2M_N||
|-
| F23G4||<span style="color:#ff0000">not connected</span>DGND||HB02_NGND||
|-
| F24G5||DGND||GND||
|-
| F25G6||<span style="color:#ff0000">not connected</span>IO_L13P_T1_MRCC_34||HB04_PLA00_P_CC||
|-
| F26G7||<span style="color:#ff0000">not connected</span>IO_L13N_T1_MRCC_34||HB04_NLA00_N_CC||
|-
| F27G8||DGND||GND||
|-
| F28G9||<span style="color:#ff0000">not connected</span>IO_L4P_T0_34||HB08_PLA03_P||
|-
| F29G10||<span style="color:#ff0000">not connected</span>IO_L4N_T0_34||HB08_NLA03_N||
|-
| F30G11||DGND||GND||
|-
| F31G12||<span style="color:#ff0000">not connected</span>IO_L3P_T0_DQS_PUDC_B_34||HB12_PLA08_P||
|-
| F32G13||<span style="color:#ff0000">not connected</span>IO_L3N_T0_DQS_34||HB12_NLA08_N||
|-
| F33G14||DGND||GND||
|-
| F34G15||<span style="color:#ff0000">not connected</span>IO_L22P_T3_34||HB16_PLA12_P||
|-
| F35G16||<span style="color:#ff0000">not connected</span>IO_L22N_T3_34||HB16_NLA12_N||
|-
| F36G17||DGND||GND||
|-
| F37G18||<span style="color:#ff0000">not connected</span>IO_L19P_T3_34||HB20_PLA16_P||
|-
| F38G19||<span style="color:#ff0000">not connected</span>IO_L19N_T3_VREF_34||HB20_NLA16_N||
|-
| F39G20||DGND||GND||
|-
| F40G21||FMC_VADJIO_L17P_T2_34||VADJLA20_P|||} ==== LPC Row G ==== {| class="wikitable"
|-
!Pin# !Pin name!Function!Notes| G22||IO_L17N_T2_34||LA20_N||
|-
| G1G23||DGND||GND||
|-
| G2G24||IO_L11P_T1_SRCC_34IO_L1P_T0_AD0P_35||CLK0_C2M_PLA22_P||
|-
| G3G25||IO_L11N_T1_SRCC_34IO_L1N_T0_AD0N_35||CLK0_C2M_NLA22_N||
|-
| G4G26||DGND||GND||
|-
| G5G27||DGNDIO_L4P_T0_35||GNDLA25_P||
|-
| G6G28||IO_L13P_T1_MRCC_34IO_L4N_T0_35||LA00_P_CCLA25_N||
|-
| G7G29||IO_L13N_T1_MRCC_34DGND||LA00_N_CCGND||
|-
| G8G30||DGNDIO_L8P_T1_AD10P_35||GNDLA29_P||
|-
| G9G31||IO_L4P_T0_34IO_L8N_T1_AD10N_35||LA03_PLA29_N||
|-
| G10G32||IO_L4N_T0_34DGND||LA03_NGND||
|-
| G11G33||DGNDIO_L10P_T1_AD11P_35||GNDLA31_P||
|-
| G12G34||IO_L3P_T0_DQS_PUDC_B_34IO_L10N_T1_AD11N_35||LA08_PLA31_N||
|-
| G13G35||IO_L3N_T0_DQS_34DGND||LA08_NGND||
|-
| G14G36||DGNDIO_L16P_T2_35||GNDLA33_P||
|-
| G15G37||IO_L22P_T3_34IO_L16N_T2_35||LA12_PLA33_N||
|-
| G16G38||IO_L22N_T3_34DGND||LA12_NGND||
|-
| G17G39||DGNDFMC_VADJ||GNDVADJ||
|-
| G18G40||IO_L19P_T3_34DGND||LA16_PGND|||} ==== LPC Row H ==== {| class="wikitable"
|-
| G19||IO_L19N_T3_VREF_34||LA16_N||!Pin# !Pin name!Function!Notes
|-
| G20H1||DGNDFMC_VREF_A_M2C||GNDVREF_A_M2C||
|-
| G21H2||IO_L17P_T2_34FMC_PRSNT_M2C_L||LA20_PPRSNT_M2C_L||
|-
| G22H3||IO_L17N_T2_34DGND||LA20_NGND||
|-
| G23H4||DGNDIO_L12P_T1_MRCC_34||GNDCLK0_M2C_P||
|-
| G24H5||IO_L1P_T0_AD0P_35IO_L12N_T1_MRCC_34||LA22_PCLK0_M2C_N||
|-
| G25H6||IO_L1N_T0_AD0N_35DGND||LA22_NGND||
|-
| G26H7||DGNDIO_L7P_T1_34||GNDLA02_P|||-| H8||IO_L7N_T1_34||LA02_N||
|-
| G27H9||IO_L4P_T0_35DGND||LA25_PGND||
|-
| G28H10||IO_L4N_T0_35IO_L5P_T0_34||LA25_NLA04_P||
|-
| G29H11||DGNDIO_L5N_T0_34||GNDLA04_N||
|-
| G30H12||IO_L8P_T1_AD10P_35DGND||LA29_PGND||
|-
| G31H13||IO_L8N_T1_AD10N_35IO_L8P_T1_34||LA29_NLA07_P||
|-
| G32H14||DGNDIO_L8N_T1_34||GNDLA07_N||
|-
| G33H15||IO_L10P_T1_AD11P_35DGND||LA31_PGND||
|-
| G34H16||IO_L10N_T1_AD11N_35IO_L21P_T3_DQS_34||LA31_NLA11_P||
|-
| G35H17||DGNDIO_L21N_T3_DQS_34||GNDLA11_N||
|-
| G36H18||IO_L16P_T2_35DGND||LA33_PGND||
|-
| G37H19||IO_L16N_T2_35IO_L18P_T2_34||LA33_NLA15_P||
|-
| G38H20||DGNDIO_L18N_T2_34||GNDLA15_N||
|-
| G39H21||FMC_VADJDGND||VADJGND||
|-
| G40H22||DGNDIO_L24P_T3_34||GNDLA19_P|||} ==== LPC Row H ==== {| class="wikitable"
|-
!Pin# !Pin name!Function!Notes| H23||IO_L24N_T3_34||LA19_N||
|-
| H1H24||FMC_VREF_A_M2CDGND||VREF_A_M2CGND||
|-
| H2H25||FMC_PRSNT_M2C_LIO_L10P_T1_34||PRSNT_M2C_LLA21_P||
|-
| H3H26||DGNDIO_L10N_T1_34||GNDLA21_N||
|-
| H4H27||IO_L12P_T1_MRCC_34DGND||CLK0_M2C_PGND||
|-
| H5H28||IO_L12N_T1_MRCC_34IO_L3P_T0_DQS_AD1P_35||CLK0_M2C_NLA24_P||
|-
| H6H29||DGNDIO_L3N_T0_DQS_AD1N_35||GNDLA24_N||
|-
| H7H30||IO_L7P_T1_34DGND||LA02_PGND||
|-
| H8H31||IO_L7N_T1_34IO_L7P_T1_AD2P_35||LA02_NLA28_P||
|-
| H9H32||DGNDIO_L7N_T1_AD2N_35||GNDLA28_N||
|-
| H10H33||IO_L5P_T0_34DGND||LA04_PGND||
|-
| H11H34||IO_L5N_T0_34IO_L9P_T1_DQS_AD3P_35||LA04_NLA30_P||
|-
| H12H35||DGNDIO_L9N_T1_DQS_AD3N_35||GNDLA30_N||
|-
| H13H36||IO_L8P_T1_34DGND||LA07_PGND||
|-
| H14H37||IO_L8N_T1_34IO_L15P_T2_DQS_AD12P_35||LA07_NLA32_P||
|-
| H15H38||DGNDIO_L15N_T2_DQS_AD12N_35||GNDLA32_N||
|-
| H16H39||IO_L21P_T3_DQS_34DGND||LA11_PGND||
|-
| H17H40||IO_L21N_T3_DQS_34FMC_VADJ||LA11_NVADJ|||} ==== HPC Row J ==== {| class="wikitable"
|-
| H18||DGND||GND||!Pin# !Pin name!Function!Notes
|-
| H19J1||IO_L18P_T2_34DGND||LA15_PGND||
|-
| H20J2||IO_L18N_T2_34IO_L11P_T1_SRCC_35||LA15_NCLK1_C2M_P||
|-
| H21J3||DGNDIO_L11N_T1_SRCC_35||GNDCLK1_C2M_N||
|-
| H22J4||IO_L24P_T3_34DGND||LA19_PGND||
|-
| H23J5||IO_L24N_T3_34DGND||LA19_NGND||
|-
| H24J6||DGNDIO_L18P_T2_AD13P_35||GNDHA03_P||
|-
| H25J7||IO_L10P_T1_34IO_L18N_T2_AD13N_35||LA21_PHA03_N||
|-
| H26J8||IO_L10N_T1_34DGND||LA21_NGND||
|-
| H27J9||DGNDIO_L22P_T3_AD7P_35||GNDHA07_P||
|-
| H28J10||IO_L3P_T0_DQS_AD1P_35IO_L22N_T3_AD7N_35||LA24_PHA07_N||
|-
| H29J11||IO_L3N_T0_DQS_AD1N_35DGND||LA24_NGND||
|-
| H30J12||DGND<span style="color:#ff0000">not connected</span>||GNDHA11_P||
|-
| H31J13||IO_L7P_T1_AD2P_35<span style="color:#ff0000">not connected</span>||LA28_PHA11_N||
|-
| H32J14||IO_L7N_T1_AD2N_35DGND||LA28_NGND||
|-
| H33J15||DGND<span style="color:#ff0000">not connected</span>||GNDHA14_P||
|-
| H34J16||IO_L9P_T1_DQS_AD3P_35<span style="color:#ff0000">not connected</span>||LA30_PHA14_N||
|-
| H35J17||IO_L9N_T1_DQS_AD3N_35DGND||LA30_NGND||
|-
| H36J18||DGND<span style="color:#ff0000">not connected</span>||GNDHA18_P||
|-
| H37J19||IO_L15P_T2_DQS_AD12P_35<span style="color:#ff0000">not connected</span>||LA32_PHA18_N||
|-
| H38J20||IO_L15N_T2_DQS_AD12N_35DGND||LA32_NGND||
|-
| H39J21||DGND<span style="color:#ff0000">not connected</span>||GNDHA22_P||
|-
| H40J22||FMC_VADJ||VADJ<span style="color:#ff0000">not connected</span>||HA22_N|} ==== HPC Row J ==== {| class="wikitable"
|-
!Pin# !Pin name!Function!Notes| J23||DGND||GND||
|-
| J1J24||DGND<span style="color:#ff0000">not connected</span>||GNDHB01_P||
|-
| J2J25||IO_L11P_T1_SRCC_35<span style="color:#ff0000">not connected</span>||CLK1_C2M_PHB01_N||
|-
| J3J26||IO_L11N_T1_SRCC_35DGND||CLK1_C2M_NGND||
|-
| J4J27||DGND<span style="color:#ff0000">not connected</span>||GNDHB07_P||
|-
| J5J28||DGND<span style="color:#ff0000">not connected</span>||GNDHB07_N||
|-
| J6J29||IO_L18P_T2_AD13P_35DGND||HA03_PGND||
|-
| J7J30||IO_L18N_T2_AD13N_35<span style="color:#ff0000">not connected</span>||HA03_NHB11_P||
|-
| J8J31||DGND<span style="color:#ff0000">not connected</span>||GNDHB11_N||
|-
| J9J32||IO_L22P_T3_AD7P_35DGND||HA07_PGND||
|-
| J10J33||IO_L22N_T3_AD7N_35<span style="color:#ff0000">not connected</span>||HA07_NHB15_P||
|-
| J11J34||DGND<span style="color:#ff0000">not connected</span>||GNDHB15_N||
|-
| J12J35||<span style="color:#ff0000">not connected</span>DGND||HA11_PGND||
|-
| J13J36||<span style="color:#ff0000">not connected</span>||HA11_NHB18_P||
|-
| J14J37||DGND<span style="color:#ff0000">not connected</span>||GNDHB18_N||
|-
| J15J38||<span style="color:#ff0000">not connected</span>DGND||HA14_PGND||
|-
| J16J39||<span style="color:#ff0000">not connected</span>||HA14_NVIO_B_M2C||
|-
| J17J40||DGND||GND|||} ==== HPC Row K ==== {| class="wikitable"
|-
| J18||<span style="color:!Pin#ff0000">not connected</span>||HA18_P||!Pin name!Function!Notes
|-
| J19K1||<span style="color:#ff0000">not connected</span>||HA18_NVREF_B_M2C||
|-
| J20K2||DGND||GND||
|-
| J21K3||<span style="color:#ff0000">not connected</span>DGND||HA22_PGND||
|-
| J22K4||<span style="color:#ff0000">not connected</span>IO_L12P_T1_MRCC_35||HA22_NCLK1_M2C_P||
|-
| J23K5||DGNDIO_L12N_T1_MRCC_35||GNDCLK1_M2C_N||
|-
| J24K6||<span style="color:#ff0000">not connected</span>DGND||HB01_PGND||
|-
| J25K7||<span style="color:#ff0000">not connected</span>IO_L17P_T2_AD5P_35||HB01_NHA02_P||
|-
| J26K8||DGNDIO_L17N_T2_AD5N_35||GNDHA02_N||
|-
| J27K9||<span style="color:#ff0000">not connected</span>DGND||HB07_PGND||
|-
| J28K10||<span style="color:#ff0000">not connected</span>IO_L21P_T3_DQS_AD14P_35||HB07_NHA06_P||
|-
| J29K11||DGNDIO_L21N_T3_DQS_AD14N_35||GNDHA06_N||
|-
| J30K12||<span style="color:#ff0000">not connected</span>DGND||HB11_PGND||
|-
| J31K13||<span style="color:#ff0000">not connected</span>IO_25_VRP_35||HB11_NHA10_P||
|-
| J32K14||DGND<span style="color:#ff0000">not connected</span>||GNDHA10_N||
|-
| J33K15||<span style="color:#ff0000">not connected</span>DGND||HB15_PGND||
|-
| J34K16||<span style="color:#ff0000">not connected</span>||HB15_NHA17_P_CC||
|-
| J35K17||DGND<span style="color:#ff0000">not connected</span>||GNDHA17_N_CC||
|-
| J36K18||<span style="color:#ff0000">not connected</span>DGND||HB18_PGND||
|-
| J37K19||<span style="color:#ff0000">not connected</span>||HB18_NHA21_P||
|-
| J38K20||DGND<span style="color:#ff0000">not connected</span>||GNDHA21_N||
|-
| J39K21||<span style="color:#ff0000">not connected</span>DGND||VIO_B_M2CGND||
|-
| J40K22||DGND||GND<span style="color:#ff0000">not connected</span>||HA23_P|} ==== HPC Row K ==== {| class="wikitable"
|-
!Pin| K23||<span style="color:# !Pin name!Function!Notesff0000">not connected</span>||HA23_N||
|-
| K1K24||<span style="color:#ff0000">not connected</span>DGND||VREF_B_M2CGND||
|-
| K2K25||DGND<span style="color:#ff0000">not connected</span>||GNDHB00_P_CC||
|-
| K3K26||DGND<span style="color:#ff0000">not connected</span>||GNDHB00_N_CC||
|-
| K4K27||IO_L12P_T1_MRCC_35DGND||CLK1_M2C_PGND||
|-
| K5K28||IO_L12N_T1_MRCC_35<span style="color:#ff0000">not connected</span>||CLK1_M2C_NHB06_P_CC||
|-
| K6K29||DGND<span style="color:#ff0000">not connected</span>||GNDHB06_N_CC||
|-
| K7K30||IO_L17P_T2_AD5P_35DGND||HA02_PGND||
|-
| K8K31||IO_L17N_T2_AD5N_35<span style="color:#ff0000">not connected</span>||HA02_NHB10_P||
|-
| K9K32||DGND<span style="color:#ff0000">not connected</span>||GNDHB10_N||
|-
| K10K33||IO_L21P_T3_DQS_AD14P_35DGND||HA06_PGND||
|-
| K11K34||IO_L21N_T3_DQS_AD14N_35<span style="color:#ff0000">not connected</span>||HA06_NHB14_P||
|-
| K12K35||DGND<span style="color:#ff0000">not connected</span>||GNDHB14_N||
|-
| K13K36||IO_25_VRP_35DGND||HA10_PGND||
|-
| K14K37||<span style="color:#ff0000">not connected</span>||HA10_NHB17_P_CC||
|-
| K15K38||DGND<span style="color:#ff0000">not connected</span>||GNDHB17_N_CC||
|-
| K16K39||<span style="color:#ff0000">not connected</span>DGND||HA17_P_CCGND||
|-
| K17K40||<span style="color:#ff0000">not connected</span>||HA17_N_CCVIO_B_M2C|||}<section end=FMC/><section begin=PinStrip/>=== Pin strip connectors === ==== SPI,NAND -JP13 ====| K18||DGND||GND|||JP13 is a 12-pin 6x2x2.54 pitch vertical header. The following table reports the pinout of the connector: {| K19||<span styleclass="color:#ff0000wikitable">not connected</span>||HA21_P||
|-
| K20||<span style="color:!Pin#ff0000">not connected</span>||HA21_N||!Pin name!Function!Notes
|-
| K211, 4, 9, 12 ||DGND||GNDGround ||-
|-
| K222 ||<span style="color:#ff0000">not connected</span>SPI0_CS0n ||HA23_P- ||-
|-
| K233 ||<span style="color:#ff0000">not connected<ZYNQ_SPI0_SCLK/span>NAND_IO1 ||HA23_N- ||-
|-
| K245 ||DGNDZYNQ_SPI0_DQ0/NAND_ALE ||GND- ||-
|-
| K256 ||<span style="color:#ff0000">not connected<NAND_CS0/span>SPI0_CS1 ||HB00_P_CC- ||-
|-
| K267 ||<span style="color:#ff0000">not connected<ZYNQ_SPI0_DQ2/span>NAND_IO2 ||HB00_N_CC- ||-
|-
| K278 ||DGNDZYNQ_SPI0_DQ1/NAND_WE ||GND- ||-
|-
| K2810 ||<span style="color:#ff0000">not connected<ZYNQ_SPI0_DQ3/span>NAND_IO0 ||HB06_P_CC- ||-
|-
| K2911 ||<span style="color:#ff0000">not connected</span>ZYNQ_NAND_RD_B ||HB06_N_CC- ||-
|-
| K30||DGND||GND} ==== Voltage Monitor - JP15 ==== JP15 is a 16-pin 8x2x2.54 pitch vertical header. The following table reports the pinout of the connector: {|class="wikitable" |-!Pin# !Pin name!Function!Notes
|-
| K311 ||<span style="color:#ff0000">not connected</span>MON_VCCPLL ||HB10_P- ||-
|-
| K322 ||<span style="color:#ff0000">not connected</span>MON_3.3V ||HB10_N- ||-
|-
| K333 ||DGNDMON_XADC_VCC ||GND- ||-
|-
| K344 ||<span style="color:#ff0000">not connected</span>MON_1V2_ETH ||HB14_P- ||-
|-
| K355 ||<span style="color:#ff0000">not connected</span>MON_FPGA_VDDIO_BANK35 ||HB14_N- ||-
|-
| K366 ||DGNDMON_VDDQ_1V5 ||GND- ||-
|-
| K377 ||<span style="color:#ff0000">not connected</span>MON_FPGA_VDDIO_BANK34 ||HB17_P_CC- ||-
|-
| K388 ||<span style="color:#ff0000">not connected</span>MON_1.8V ||HB17_N_CC- ||-
|-
| K399 ||DGNDMON_FPGA_VDDIO_BANK13 ||GND- ||-
|-
| K4010 ||<span style="color:#ff0000">not connected</span>MON_1.0V ||VIO_B_M2C- ||-|}-|11 || MON_1.8V_IO || - || -|-|12 || MON_MGTAVCC || - || -|-|13 || MON_MGTAVTT || - || -|-|14 || MON_MGTAVCCAUX || - || -|-|15, 16 || DGND || Ground || -|-=== Pin strip connectors ===|}
==== SPI,NAND Ethernet GPIO - JP13 JP18 ==== JP13 JP18 is a 1216-pin 6x2x28x2x2.54 pitch vertical header. The following table reports the pinout of the connector:
{| class="wikitable"
!Notes
|-
|1, 42, 95, 12 <br>6, 16|| DGND || Ground || -
|-
|2 3 || SPI0_CS0n CLK125_NDO|| - || -
|-
|3 4 || ZYNQ_SPI0_SCLK/NAND_IO1 ETH1_CLK125_NDO || - || -
|-
|5 7 || ZYNQ_SPI0_DQ0/NAND_ALE ETH_MDC || - || -
|-
|6 8 || NAND_CS0/SPI0_CS1 ETH1_MDC || - || -
|-
|7 9 || ZYNQ_SPI0_DQ2/NAND_IO2 ETH_MDIO || - || -
|-
|8 10 || ZYNQ_SPI0_DQ1/NAND_WE ETH1_MDIO || - || -|-|11 ||ETH_INTn || - || -|-|12 || ETH1_INTn || - || -|-|13 || PS_MIO51_501 || - || -
|-
|10 14 || ZYNQ_SPI0_DQ3/NAND_IO0 ETH1_RESETn || - || -
|-
|11 15 || ZYNQ_NAND_RD_B PS_MIO50_501 || - || -
|-
|}
==== Voltage Monitor SPI,NAND - JP15 JP19 ==== JP15 JP19 is a 1612-pin 8x2x26x2x2.54 pitch vertical header. The following table reports the pinout of the connector:
{| class="wikitable"
!Notes
|-
|1 , 11, 12|| MON_VCCPLL DGND || - Ground || -
|-
|2 || MON_3.3V NAND_BUSY|| - || -
|-
|3 || MON_XADC_VCC ZYNQ_NAND_CLE || - || -
|-
|4 || MON_1V2_ETH NAND_IO3 || - || -
|-
|5 || MON_FPGA_VDDIO_BANK35 NAND_IO4 || - || -
|-
|6 || MON_VDDQ_1V5 NAND_IO5 || - || -
|-
|7 || MON_FPGA_VDDIO_BANK34 NAND_IO6 || - || -
|-
|8 || MON_1.8V NAND_IO7 || - || -
|-
|9 || MON_FPGA_VDDIO_BANK13 CONN_SPI_RSTn || - || -
|-
|10 || MON_1.0V MEM_WPn || - || -|-|11 || MON_1.8V_IO || - || -|-|12 || MON_MGTAVCC || - || -|-|13 || MON_MGTAVTT || - || -|-|14 || MON_MGTAVCCAUX || - || -|-|15, 16 || DGND || Ground || -
|-
|}
<section begin=RTC/><section end=PinStrip/>==== Ethernet GPIO FPGA, WatchDog, RTC, RST - JP18 JP22 ====JP18 JP22 is a 16-pin 8x2x2.54 pitch vertical header. The following table reports the pinout of the connector:
{| class="wikitable"
!Notes
|-
|1, 2, 5,<br>6, 16|| DGND FPGA_INIT_B|| Ground - || -
|-
|3 2 || CLK125_NDORTC_32KHZ || - || -
|-
|4 3 || ETH1_CLK125_NDO FPGA_PROGRAM_B|| - || -
|-
|7 4 || ETH_MDC RTC_RST || - || -
|-
|8 5 || ETH1_MDC FPGA_DONE || - || -
|-
|6 || RTC_INT/SQW || - || -|-|7, 8 || DGND || Ground || -|-|9 || ETH_MDIO WD_SET0 || - || -|-|10 || SYS_RSTn || - || -
|-
|10 11 || ETH1_MDIO WD_SET1 || - || -
|-
|11 12 ||ETH_INTn PORSTn || - || -
|-
|12 13 || ETH1_INTn WD_SET2 || - || -
|-
|13 14 || PS_MIO51_501 MRSTn || - || -
|-
|14 15 || ETH1_RESETn PS_MIO15_500 || - || -
|-
|15 16 || PS_MIO50_501 CB_PWR_GOOD || - || -
|-
|}
<section end=RTC/>
 ==== SPI,NAND AUX PINs - JP19 JP29 ====JP19 JP29 is a 1216-pin 6x2x28x2x2.54 pitch vertical header. The following table reports the pinout of the connector:
{| class="wikitable"
!Notes
|-
|1, 11, 12|| DGND EVB_1.8V || Ground - || -
|-
|2 || NAND_BUSY3.3V || - || -
|-
|3 || ZYNQ_NAND_CLE PS_I2C0_DAT|| - || -
|-
|4 || NAND_IO3 I2C0_SDA || - || -|-|5 || PS_I2C0_CK || - || -|-|6 || I2C0_SCL || - || -|-|7, 8,<br>13 || DGND || Ground || -
|-
|5 9 || NAND_IO4 EXT_VMON2_V1 || - || -Mount option
|-
|6 10, 16 || NAND_IO5 XADC_AGND || - Analog Ground || -
|-
|7 11 || NAND_IO6 EXT_VMON2_V2 || - || -Mount option
|-
|8 12 || NAND_IO7 XADC_VN_R || - || -
|-
|9 14 || CONN_SPI_RSTn XADC_VP_R || - || -
|-
|10 15 || MEM_WPn INA_ALERT || - || -
|-
|}
==== FPGA, WatchDog, RTC, RST - JP22 ====JP22 is a 16-pin 8x2x2.54 pitch vertical header. The following table reports the pinout of the connectorPlease note that:
* Three devices are connected to I2C0 bus (this is level shifted from 1.8V to 3.3V):** Silicon Labs Si571 programmable clock generator: this clock si connected to PL to allow the user to easily experiment his/her own peripherals and IPs on FPGA** resistive touch screen controller for LCD screen** consumption monitor: this is connected to shunt resistor put in series on BORA power rail, allowing to measure SoM consumption ==== ADC - JP30, JP31, JP32 ==== JP30, JP31, JP32 are 16-pin 8x2x2.54 pitch vertical header. The following tables reports the pinout of the connectors: JP30:{| class="wikitable" |-!Pin# !Pin name!Function!Notes
|-
|1 || FPGA_INIT_B|| - || -!Pin# !Pin name!Function!Notes
|-
|2 || RTC_32KHZ FPGA_BANK35_AD0N || - AD0_N || -Mount option
|-
|3 || FPGA_PROGRAM_BFPGA_BANK35_AD1P || - AD1_P || -Mount option
|-
|4 || RTC_RST FPGA_BANK35_AD0P || - AD0_P || -Mount option
|-
|5 || FPGA_DONE FPGA_BANK35_AD1N || - AD1_N || -Mount option
|-
|6 8 || RTC_INT/SQW FPGA_BANK35_AD2P || - AD2_P || -Mount option
|-
|7, 8 9 || DGND FPGA_BANK35_AD3P || Ground AD3_P || -Mount option
|-
|9 10 || WD_SET0 FPGA_BANK35_AD2N || - AD2_N || -Mount option
|-
|10 11 || SYS_RSTn FPGA_BANK35_AD3N || - AD3_N || -Mount option
|-
|11 14 || WD_SET1 FPGA_BANK35_AD4P || - AD4_P || -Mount option
|-
|12 15 || PORSTn FPGA_BANK35_AD5P || - AD5_P || -Mount option
|-
|13 16 || WD_SET2 FPGA_BANK35_AD4N || - AD4_N || -Mount option
|-
|14 1, 6, 7,<br>12, 13 || MRSTn || - || -|-|15 || PS_MIO15_500 || - || -|-|16 || CB_PWR_GOOD DGND || - || -
|-
|}
==== AUX PINs - JP29 ====JP29 is a 16-pin 8x2x2.54 pitch vertical header. The following table reports the pinout of the connectorJP31
{| class="wikitable"
|-
!Notes
|-
|1 || EVB_1.8V FPGA_BANK35_AD5N || - AD5_N || -Mount option
|-
|2 4 || 3.3V FPGA_BANK35_AD6P || - AD6_P || -Mount option
|-
|3 5 || PS_I2C0_DATFPGA_BANK35_AD7P || - AD7_P || -Mount option
|-
|4 6 || I2C0_SDA FPGA_BANK35_AD6N || - AD6_N || -Mount option
|-
|5 7 || PS_I2C0_CK FPGA_BANK35_AD7N || - AD7_N || -Mount option
|-
|6 10 || I2C0_SCL FPGA_BANK35_AD8P || - AD8_P || -Mount option
|-
|7, 8,<br>13 11 || DGND FPGA_BANK35_AD9P || Ground AD9_P || -Mount option
|-
|9 12 || EXT_VMON2_V1 FPGA_BANK35_AD8N || - AD8_N || Mount option
|-
|10, 16 13 || XADC_AGND FPGA_BANK35_AD9N || Analog Ground AD9_N || -Mount option
|-
|11 16 || EXT_VMON2_V2 FPGA_BANK35_AD10P || - AD10_P || Mount option
|-
|12 || XADC_VN_R || - || -|-|2, 3, 8,<br>9, 14 || XADC_VP_R || - || -|-|, 15 || INA_ALERT DGND || - || -
|-
|}
Please note that: * Three devices are connected to I2C0 bus (this is level shifted from 1.8V to 3.3V):** Silicon Labs Si571 programmable clock generator: this clock si connected to PL to allow the user to easily experiment his/her own peripherals and IPs on FPGA** resistive touch screen controller for LCD screen** consumption monitor: this is connected to shunt resistor put in series on BORA power rail, allowing to measure SoM consumption ==== ADC - JP30, JP31, JP32 ==== JP30, JP31, JP32 are 16-pin 8x2x2.54 pitch vertical header. The following tables reports the pinout of the connectors: JP30:
{| class="wikitable"
|-
!Notes
|-
|2 1 || FPGA_BANK35_AD0N FPGA_BANK35_AD11P || AD0_N AD11_P || Mount option
|-
|3 2 || FPGA_BANK35_AD1P FPGA_BANK35_AD10N || AD1_P AD10_N || Mount option
|-
|4 3 || FPGA_BANK35_AD0P FPGA_BANK35_AD11N || AD0_P AD11_N || Mount option
|-
|5 6 || FPGA_BANK35_AD1N FPGA_BANK35_AD12P || AD1_N AD12_P || Mount option
|-
|8 7 || FPGA_BANK35_AD2P FPGA_BANK35_AD13P || AD2_P AD13_P || Mount option
|-
|9 8 || FPGA_BANK35_AD3P FPGA_BANK35_AD12N || AD3_P AD12_N || Mount option
|-
|10 9 || FPGA_BANK35_AD2N FPGA_BANK35_AD13N || AD2_N AD13_N || Mount option
|-
|11 12 || FPGA_BANK35_AD3N FPGA_BANK35_AD14P || AD3_N AD14_P || Mount option
|-
|14 13 || FPGA_BANK35_AD4P FPGA_BANK35_AD15P || AD4_P AD15_P || Mount option
|-
|15 14 || FPGA_BANK35_AD5P FPGA_BANK35_AD14N || AD5_P AD14_N || Mount option
|-
|16 15 || FPGA_BANK35_AD4N FPGA_BANK35_AD15N || AD4_N AD15_N || Mount option
|-
|14, 65, 710,<br>1211, 13 16 || DGND || - || -
|-
|}
JP31<section begin=PMOD/>=== Digilent Pmod™ Compatible headers === Please note that:* Digilent Pmod™ Interface Specification - defined by Digilent Inc. - allows to quickly connect several pre-built I/O modules to PL:** http://www.digilentinc.com/Products/Catalog.cfm?NavPath=2,401&Cat=9&CFID=3145471&CFTOKEN=69407812** http://www.maximintegrated.com/products/evkits/fpga-modules/* Signals used to implement LVDS LCD interface can alternatively routed to Digilent Pmod™ Compatible compatible connector  ==== Digilent Pmod™ Compatible - JP17 ==== JP17 is a 12-pin 6x2x2.54 pitch vertical header. The following table reports the pinout of the connector: 
{| class="wikitable"
|-
!Notes
|-
|1 || FPGA_BANK35_AD5N PMOD_A0 || AD5_N || Mount option-
|-
|4 2 || FPGA_BANK35_AD6P PMOD_A4 || AD6_P || Mount option-
|-
|5 3 || FPGA_BANK35_AD7P PMOD_A1 || AD7_P || Mount option-
|-
|6 4 || FPGA_BANK35_AD6N PMOD_A5 || AD6_N || Mount option-
|-
|7 5 || FPGA_BANK35_AD7N PMOD_A2 || AD7_N || Mount option-
|-
|10 6 || FPGA_BANK35_AD8P PMOD_A6 || AD8_P || Mount option-
|-
|11 7 || FPGA_BANK35_AD9P PMOD_A3 || AD9_P || Mount option-
|-
|12 8 || FPGA_BANK35_AD8N PMOD_A7 || AD8_N || Mount option-
|-
|13 9, 10 || FPGA_BANK35_AD9N DGND || AD9_N Ground || Mount option-
|-
|16 || FPGA_BANK35_AD10P || AD10_P || Mount option11, 12 |-|2, 3, 8,<br>9, 14, 15 || DGND .3V || - || -
|-
|}
JP32==== Digilent Pmod™ Compatible - JP23 ====JP23 is a 12-pin 6x2x2.54 pitch vertical header. The following table reports the pinout of the connector:
{| class="wikitable"
|-
!Notes
|-
|1 || FPGA_BANK35_AD11P PMOD_B0 || AD11_P - || Mount option-
|-
|2 || FPGA_BANK35_AD10N PMOD_B4 || AD10_N - || Mount option-
|-
|3 || FPGA_BANK35_AD11N PMOD_B1 || AD11_N - || Mount option-
|-
|6 4 || FPGA_BANK35_AD12P PMOD_B5 || AD12_P - || Mount option-
|-
|7 5 || FPGA_BANK35_AD13P PMOD_B2 || AD13_P - || Mount option-
|-
|8 6 || FPGA_BANK35_AD12N PMOD_B6 || AD12_N - || Mount option-
|-
|9 7 || FPGA_BANK35_AD13N PMOD_B3 || AD13_N - || Mount option-
|-
|12 8 || FPGA_BANK35_AD14P PMOD_B7 || AD14_P - || Mount option-
|-
|13 9, 10 || FPGA_BANK35_AD15P DGND || AD15_P Ground || Mount option-
|-
|14 || FPGA_BANK35_AD14N || AD14_N || Mount option|-|15 || FPGA_BANK35_AD15N || AD15_N || Mount option|-|4, 5, 10,<br>11, 16 12 || DGND 3.3V || - || -
|-
|}
<section end=PMOD/>
=== Digilent Pmod™ Compatible headers JP27 and JP28===These connectors allow to select power voltage of PL's I/O banks. For more details please refer to [[#PL's I/O voltage selections|this section]].
Please note that: * Digilent Pmod™ Interface Specification - defined by Digilent Inc. - allows to quickly connect several pre-built ==PL's I/O modules to PL:voltage selections==** http:<section begin=Voltage selections/>PL's I/wwwO banks voltage can be selected via configuration jumpers.digilentinc.com/Products/Catalog.cfm?NavPath=2,401&Cat=9&CFID=3145471&CFTOKEN=69407812It is worth remembering that:** http://www.maximintegrated.com/products/evkits/fpga-modules'''each bank must be powered even if none of its I/Os is used'''* Signals used to implement LVDS LCD interface can alternatively routed to Digilent Pmod™ Compatible compatible connector '''voltage selection must be done before powering up the board'''.
==== Digilent Pmod™ Compatible - JP17 ====The following table recaps the characteristics of the PL's I/O banks, in terms of allowable power supplies.
JP17 is a 12{| class="wikitable" style="text-align: center;"! rowspan="2" |SoM! rowspan="2" style="text-pin 6x2x2.54 pitch vertical header. The following table reports the pinout of the connectoralign:center; font-weight: bold;" | Zynq p/n! colspan="2" style="text-align: center; font-weight: bold;" | Bank #34{! colspan="2" style="text-align: center; font-weight: bold;" | classBank #13! colspan="2" style="wikitabletext-align: center; font-weight: bold;" | Bank #35
|-
!Pin# | style="text-align: center; font-weight: bold;" | Type [1]!Pin name| style="text-align: center; font-weight: bold;" | I/O voltage setting!Function| style="text-align: center; font-weight: bold;" | Type [1]!Notes| style="text-align: center; font-weight: bold;" | I/O voltage setting| style="text-align: center; font-weight: bold;" | Type [1]| style="text-align: center; font-weight: bold;" | I/O voltage setting
|-
|rowspan="2" |BoraX| style="text-align: center;" | 7015(CLG485 package)| style="text-align: center;" | HR(1 .2 - 3.3V)| style="text-align: center;" | User defined|style="text-align: center;" | HR(1.2 - 3.3V)|PMOD_A0 style="text-align: center;" |User defined| style="text-align: center;" |HR(1.2 - 3.3V)| style="text-align: center;" | User defined
|-
|style="text-align: center;" | 7030(SBG485 package)| style="text-align: center;" | HP(1.2 - 1.8V)| style="text-align: center;" | User defined|style="text-align: center;" |PMOD_A4 HR(1.2 - 3.3V)|style="text-align: center;" | User defined|style="text-align: center;" | HP(1.2 - 1.8V)| style="text-align: center;" | User defined
|-
|rowspan="2" |Bora Lite| style="text-align: center;" | 7007S/7010(CLG400 package)| style="text-align: center;" | HR(1.2 - 3 .3V)| style="text-align: center;" | User defined|style="text-align: center;" | HR(1.2 - 3.3V)|PMOD_A1 style="text-align: center;" |User defined| style="text-align: center;" |HR(1.2 - 3.3V)| style="text-align: center;" | User defined
|-
|4 style="text-align: center;" |7014S/7020(CLG400 package)|PMOD_A5 style="text-align: center;" |HR(1.2 - 3.3V)| style="text-align: center;" |User defined| style="text-align: center;" | HR(1.2 - 3.3V)|style="text-align: center;" | User defined|5 style="text-align: center;" |HR(1.2 - 3.3V)|PMOD_A2 style="text-align: center;" |User defined| }[1]*HR = High Range*HP = High Performance ===BoraXEVB voltage selection jumpers===BoraXEVB provides several configuration jumpers that allow to easily select the voltages used for PL's I/O banks. The following tables lists some of the allowed combinations used to select the most common voltage values. There are other combination available. However, '''some of them are not allowed and may cause permanent hardware damages to the Zynq part'''. Since characteristics of PL's I/O banks differ between Zynq 7015 and 7030 parts, the valid combinations '''are not the same for all of the BoraX models'''. Please refer to the following sections for more details. Even if PL's banks are independent, default configuration of BoraXEVB is such that*bank 34 and bank 35 have the same supply voltage*this voltage is selected via JP28.This configuration is in accordance with default routing of signals used for FMC connector.====Examples of valid combinations for Zynq 7030-based SOMs (default option for BXELK)===={|class="wikitable" style="text-align: center;"| -+Bank #13 (HR)
|-
! style="text-align: center; font-weight: bold;" |6 Nominal voltage [V]! style="text-align: center; font-weight: bold;" |JP25.1-2! style="text-align: center; font-weight: bold;" |PMOD_A6 JP25.3-4! style="text-align: center; font-weight: bold;" |JP25.5-6! style="text-align: center; font-weight: bold;" | JP25.7-8! style="text-align: center; font-weight: bold;" |JP25.9-10! style="text-align: center; font-weight: bold;" | JP25.11-12
|-
|7 style="text-align: center;" |1.2|PMOD_A3 style="text-align: center;" |open| style="text-align: center;" |open| style="text-align: center;" | '''closed'''| style="text-align: center;" | '''closed'''| style="text-align: center;" | '''closed'''| style="text-align: center;" | open
|-
|8 style="text-align: center;" |1.5|PMOD_A7 style="text-align: center;" |open| style="text-align: center;" |'''closed'''| style="text-align: center;" | open| style="text-align: center;" | '''closed'''| style="text-align: center;" | open| style="text-align: center;" | open
|-
|9, 10 style="text-align: center;" |1.8|DGND style="text-align: center;" |open|Ground style="text-align: center;" |'''closed'''| style="text-align: center;" | '''closed'''| style="text-align: center;" | open| style="text-align: center;" | '''closed'''| style="text-align: center;" | open
|-
|11, 12 style="text-align: center;" | 2.5| style="text-align: center;" | '''closed'''| style="text-align: center;" |open|3.3V style="text-align: center;" | '''closed'''| style="text-align: center;" |open| style="text-align: center;" |open| style="text-align: center;" | open
|-
| style="text-align: center;" | 3.3
| style="text-align: center;" | '''closed'''
| style="text-align: center;" | '''closed'''
| style="text-align: center;" | '''closed'''
| style="text-align: center;" | open
| style="text-align: center;" | open
| style="text-align: center;" | open
|}
 ==== Digilent Pmod™ Compatible - JP23 ====JP23 is a 12-pin 6x2x2.54 pitch vertical header. The following table reports the pinout of the connector:{| class="wikitable" style="text-align: center;"|+Bank #35 (HP)
|-
!Pin# style="text-align: center; font-weight: bold;" | Nominal voltage [V]!Pin namestyle="text-align: center; font-weight: bold;" | JP27.1-2!Functionstyle="text-align: center; font-weight: bold;" | JP27.3-4!Notesstyle="text-align: center; font-weight: bold;" | JP27.5-6! style="text-align: center; font-weight: bold;" | JP27.7-8! style="text-align: center; font-weight: bold;" | JP27.9-10! style="text-align: center; font-weight: bold;" | JP27.11-12
|-
| style="text-align: center;" |1 .2| style="text-align: center;" | open| style="text-align: center;" | open| style="text-align: center;" |'''closed'''|PMOD_B0 style="text-align: center;" |'''closed'''| style="text- align: center;" |'''closed'''| style="text-align: center;" | open
|-
|2 style="text-align: center;" | 1.5| style="text-align: center;" | open| style="text-align: center;" | '''closed'''| style="text-align: center;" |open|PMOD_B4 style="text-align: center;" |'''closed'''| style="text- align: center;" |open| style="text-align: center;" | open
|-
|3 style="text-align: center;" | 1.8| style="text-align: center;" | open| style="text-align: center;" | '''closed'''| style="text-align: center;" | '''closed'''| style="text-align: center;" |open|PMOD_B1 style="text-align: center;" |'''closed'''| style="text- align: center;" | open|} {| class="wikitable" style="text-align: center;"|+Bank #34 (HP)
|-
! style="text-align: center; font-weight: bold;" |4 Nominal voltage [V]! style="text-align: center; font-weight: bold;" |JP28.1-2! style="text-align: center; font-weight: bold;" |PMOD_B5 JP28.3-4! style="text-align: center; font-weight: bold;" |JP28.5-6! style="text-align: center; font-weight: bold;" | JP28.7-8! style="text- align: center; font-weight: bold;" |JP28.9-10! style="text-align: center; font-weight: bold;" | JP28.11-12
|-
|5 style="text-align: center;" | 1.2| style="text-align: center;" | open| style="text-align: center;" | open| style="text-align: center;" |open|PMOD_B2 style="text-align: center;" |open| style="text- align: center;" |'''closed'''| style="text-align: center;" | open
|-
|6 style="text-align: center;" | 1.5| style="text-align: center;" | open| style="text-align: center;" | open| style="text-align: center;" |open|PMOD_B6 style="text-align: center;" |'''closed'''| style="text- align: center;" |open| style="text-align: center;" | open
|-
|style="text-align: center;" | 1.8| style="text-align: center;" | open| style="text-align: center;" | open| style="text-align: center;" | '''closed'''| style="text-align: center;" | open| style="text-align: center;" | open| style="text-align: center;" | open|} ====Examples of valid combinations for Zynq 7015-based SOMs===={| class="wikitable" style="text-align: center;"|+Bank #13 (HR)|-! style="text-align: center; font-weight: bold;" | Nominal voltage [V]! style="text-align: center; font-weight: bold;" | JP25.1-2! style="text-align: center; font-weight: bold;" | JP25.3-4! style="text-align: center; font-weight: bold;" | JP25.5-6! style="text-align: center; font-weight: bold;" | JP25.7 -8! style="text-align: center; font-weight: bold;" | JP25.9-10! style="text-align: center; font-weight: bold;" | JP25.11-12|-| style="text-align: center;" | 1.2| style="text-align: center;" | open| style="text-align: center;" | open| style="text-align: center;" | '''closed'''| style="text-align: center;" | '''closed'''| style="text-align: center;" | '''closed'''| style="text-align: center;" | open|-| style="text-align: center;" | 1.5| style="text-align: center;" | open| style="text-align: center;" | '''closed'''| style="text-align: center;" | open| style="text-align: center;" | '''closed'''| style="text-align: center;" | open| style="text-align: center;" | open|-| style="text-align: center;" | 1.8| style="text-align: center;" | open| style="text-align: center;" | '''closed'''| style="text-align: center;" | '''closed'''| style="text-align: center;" | open| style="text-align: center;" | '''closed'''| style="text-align: center;" | open|-| style="text-align: center;" | 2.5| style="text-align: center;" | '''closed'''| style="text-align: center;" | open| style="text-align: center;" | '''closed'''| style="text-align: center;" | open| style="text-align: center;" | open| style="text-align: center;" | open|-| style="text-align: center;" | 3.3| style="text-align: center;" | '''closed'''| style="text-align: center;" | '''closed'''| style="text-align: center;" | '''closed'''| style="text-align: center;" | open| style="text-align: center;" |open| style="text-align: center;" |PMOD_B3 open|} {| class="wikitable" style="text- align: center;"|+Bank #35 (HR)|-! style="text-align: center; font-weight: bold;" | Nominal voltage [V]! style="text-align: center; font-weight: bold;" | JP27.1-2! style="text-align: center; font-weight: bold;" | JP27.3-4! style="text-align: center; font-weight: bold;" | JP27.5-6! style="text-align: center; font-weight: bold;" | JP27.7-8! style="text-align: center; font-weight: bold;" | JP27.9-10! style="text-align: center; font-weight: bold;" | JP27.11-12|-| style="text-align: center;" | 1.2| style="text-align: center;" | open| style="text-align: center;" | open| style="text-align: center;" | '''closed'''| style="text-align: center;" | '''closed'''| style="text-align: center;" | '''closed'''| style="text-align: center;" | open|-| style="text-align: center;" | 1.5| style="text-align: center;" | open| style="text-align: center;" | '''closed'''| style="text-align: center;" | open| style="text-align: center;" | '''closed'''| style="text-align: center;" | open| style="text-align: center;" | open|-| style="text-align: center;" | 1.8| style="text-align: center;" | open| style="text-align: center;" | '''closed'''| style="text-align: center;" | '''closed'''| style="text-align: center;" | open| style="text-align: center;" | '''closed'''| style="text-align: center;" | open|-| style="text-align: center;" | 2.5| style="text-align: center;" | '''closed'''| style="text-align: center;" | open| style="text-align: center;" | '''closed'''| style="text-align: center;" | open| style="text-align: center;" | open| style="text-align: center;" | open|-| style="text-align: center;" | 3.3| style="text-align: center;" | '''closed'''| style="text-align: center;" | '''closed'''| style="text-align: center;" | '''closed'''| style="text-align: center;" | open| style="text-align: center;" | open| style="text-align: center;" | open |} {| class="wikitable" style="text-align: center;"|+Bank #34 (HR)|-! style="text-align: center; font-weight: bold;" | Nominal voltage [V]! style="text-align: center; font-weight: bold;" | JP28.1-2! style="text-align: center; font-weight: bold;" | JP28.3-4! style="text-align: center; font-weight: bold;" | JP28.5-6! style="text-align: center; font-weight: bold;" | JP28.7-8! style="text-align: center; font-weight: bold;" | JP28.9-10! style="text-align: center; font-weight: bold;" | JP28.11-12|-| style="text-align: center;" | 1.2| style="text-align: center;" | open| style="text-align: center;" | open| style="text-align: center;" | open| style="text-align: center;" | open| style="text-align: center;" | '''closed'''| style="text-align: center;" | open
|-
|8 style="text-align: center;" | 1.5| style="text-align: center;" | open| style="text-align: center;" | open| style="text-align: center;" |open|PMOD_B7 style="text-align: center;" |'''closed'''| style="text- align: center;" |open| style="text-align: center;" | open
|-
|9, 10 style="text-align: center;" |1.8|DGND style="text-align: center;" |open|Ground style="text-align: center;" |open| style="text-align: center;" | '''closed'''| style="text-align: center;" | open| style="text-align: center;" | open| style="text-align: center;" | open
|-
|11, 12 style="text-align: center;" | 2.5| style="text-align: center;" | open| style="text-align: center;" | '''closed'''| style="text-align: center;" |open|3.3V style="text-align: center;" |open| style="text- align: center;" |open| style="text-align: center;" | open
|-
| style="text-align: center;" | 3.3
| style="text-align: center;" | '''closed'''
| style="text-align: center;" | open
| style="text-align: center;" | open
| style="text-align: center;" | open
| style="text-align: center;" | open
| style="text-align: center;" | open
|}
 
====Advanced information about voltage selection connectors====
===== Bank 13 VDDIO selection connector (JP25) =====
JP25 is a 12-pin 6x2x2.54 pitch vertical header used for the selection - through jumpers - of the bank supply voltages. The following table reports the pinout of the connector:
 
{| class="wikitable"
|-
!Pin#
!Pin name
!Function
!Notes
|-
|2 || LDO_B13_1V6|| adds +1.6V to VDDIO_BANK13 || -
|-
|4 || LDO_B13_800mV|| adds +800mV to VDDIO_BANK13 || -
|-
|6 || LDO_B13_400mV|| adds +400mV to VDDIO_BANK13 || -
|-
|8 || LDO_B13_200mV|| adds +200mV to VDDIO_BANK13 || -
|-
|10 || LDO_B13_100mV|| adds +100mV to VDDIO_BANK13 || -
|-
|12 || LDO_B13_50mV|| adds +50mV to VDDIO_BANK13 || -
|-
|1, 3, 5, 7, 9, 11 || DGND|| - || -
|-
|}
 
The jumper configurations are:
# No jumpers installed -> DC output for VDDIO_BANK13 is 500mV
# Jumper on 1-2 -> adds 1.6V to VDDIO_BANK13 above the default 500mV
# Jumper on 3-4 -> adds 800mV to VDDIO_BANK13 above the default 500mV
# Jumper on 5-6 -> adds 400mV to VDDIO_BANK13 above the default 500mV
# Jumper on 7-8 -> adds 200mV to VDDIO_BANK13 above the default 500mV
# Jumper on 9-10 -> adds 100mV to VDDIO_BANK13 above the default 500mV
# Jumper on 11-12 -> adds 50mV to VDDIO_BANK13 above the default 500mV
 
The default configuration is VDDIO_BANK13 @ 1.8V (500mV + 800mV + 400mV + 100mV):
# Jumper on 3-4 -> adds 800mV to VDDIO_BANK13 above the default 500mV
# Jumper on 5-6 -> adds 400mV to VDDIO_BANK13
# Jumper on 9-10 -> adds 100mV to VDDIO_BANK13
 
===== Bank 35 VDDIO selection connector (JP27) =====
JP27 is a 12-pin 6x2x2.54 pitch vertical header used for the selection - through jumpers - of the bank supply voltages. The following table reports the pinout of the connector:
 
{| class="wikitable"
|-
!Pin#
!Pin name
!Function
!Notes
|-
|2 || LDO_B35_1V6|| adds +1.6V to VDDIO_BANK35 || -
|-
|4 || LDO_B35_800mV|| adds +800mV to VDDIO_BANK35 || -
|-
|6 || LDO_B35_400mV|| adds +400mV to VDDIO_BANK35 || -
|-
|8 || LDO_B35_200mV|| adds +200mV to VDDIO_BANK35 || -
|-
|10 || LDO_B35_100mV|| adds +100mV to VDDIO_BANK35 || -
|-
|12 || LDO_B35_50mV|| adds +50mV to VDDIO_BANK35 || -
|-
|1, 3, 5, 7, 9, 11 || DGND|| - || -
|-
|}
 
The jumper configurations are:
# No jumpers installed -> DC output for VDDIO_BANK35 is 500mV
# Jumper on 1-2 -> adds 1.6V to VDDIO_BANK35 above the default 500mV
# Jumper on 3-4 -> adds 800mV to VDDIO_BANK35 above the default 500mV
# Jumper on 5-6 -> adds 400mV to VDDIO_BANK35 above the default 500mV
# Jumper on 7-8 -> adds 200mV to VDDIO_BANK35 above the default 500mV
# Jumper on 9-10 -> adds 100mV to VDDIO_BANK35 above the default 500mV
# Jumper on 11-12 -> adds 50mV to VDDIO_BANK35 above the default 500mV
 
The DEFAULT configuration is VDDIO_BANK35 @ 1.8V (500mV + 800mV + 400mV + 100mV):
# Jumper on 3-4 -> adds 800mV to VDDIO_BANK35 above the default 500mV
# Jumper on 5-6 -> adds 400mV to VDDIO_BANK35
# Jumper on 9-10 -> adds 100mV to VDDIO_BANK35
 
{{ImportantMessage|text=Please note that by default VDDIO_BANK35 is supplied by VADJ Regulator. For using a dedicated VDDIO_BANK35, it is required to remove R343 and mount R344: check BORA Xpress Evaluation Kit schematics page 10.<br>
Then, check and/or properly configure JP27 for selecting the required VDDIO_BANK35}}
 
===== Bank 34 and VADJ VDDIO selection connector (JP28) =====
JP28 is a 12-pin 6x2x2.54 pitch vertical header used for the selection - through jumpers - of the bank supply voltages. The following table reports the pinout of the connector:
 
{| class="wikitable"
|-
!Pin#
!Pin name
!Function
!Notes
|-
|2 || VADJ_FB (22K)|| selects 3.3V VADJ || -
|-
|4 || VADJ_FB (30K9)|| selects 2.5V VADJ || -
|-
|6 || VADJ_FB (51K1)|| selects 1.8V VADJ || -
|-
|8 || VADJ_FB (68K)|| selects 1.5V VADJ || -
|-
|10 || VADJ_FB (100K)|| selects 1.2V VADJ || -
|-
|12 || RFU|| Reserved || -
|-
|1, 3, 5, 7, 9, 11 || DGND|| - || -
|-
|}
 
The jumper configurations are:
# Jumper on 1-2 -> supply VADJ with 3.3V
# Jumper on 3-4 -> supply VADJ with 2.5V
# Jumper on 5-6 -> supply VADJ with 1.8V
# Jumper on 7-8 -> supply VADJ with 1.5V
# Jumper on 9-10 -> supply VADJ with 1.2V
 
The default configuration is:
# Jumper on 5-6 -> supply VADJ with 1.8V
<section end=Voltage selections/>
 
<section begin=SOM/>
 
==SoM's signals mapping==
===Bora Lite===
As known, Bora Lite requires an [[BoraLite_Adapter_for_the_BoraXEVB_carrier_board|adapter]] to be mounted on the BoraXEVB carrier board. The adapter swap some signals to allow to use some carrier board peripherals routed on unavailable pins of the SoM. For this reason, it can be tricky to find out where the SoM's signals are routed at the carrier board level. The following table details such routing for PL banks. Here '''it is assumed to use an adapter with default mounting options'''.
 
{| class="wikitable"
|+
! colspan="2" |SoM's signal
! colspan="6" |Routing options at carrier board level
|-
! rowspan="2" |Bank
! rowspan="2" |Name
! colspan="3" |Option #1
(default)
! colspan="3" |Option #2
|-
!Name
!Pin
!Note
!Name
!Pin
!Note
|-
| rowspan="54" |34
| rowspan="2" |IO_0_34
| rowspan="2" |'''IO_0_VRN_34'''
|J31.2
|Header
| rowspan="2" |
| rowspan="2" |
| rowspan="2" |
|-
|J27D.H2
|FMC conn.
|-
| rowspan="2" |IO_25_34
| rowspan="2" |'''IO_25_VRP_35'''
|J31.4
|Header
| rowspan="2" |
| rowspan="2" |
| rowspan="2" |
|-
|J27B.D1
|FMC conn.
|-
|IO_L10N_T1_34
|IO_L10N_T1_34
|J27D.H26
|FMC conn.
|
|
|
|-
|IO_L10P_T1_34
|IO_L10P_T1_34
|J27D.H25
|FMC conn.
|
|
|
|-
|IO_L11N_T1_SRCC_34
|IO_L11N_T1_SRCC_34
|J27D.G3
|FMC conn.
|
|
|
|-
|IO_L11P_T1_SRCC_34
|IO_L11P_T1_SRCC_34
|J27D.G2
|FMC conn.
|
|
|
|-
|IO_L12N_T1_MRCC_34
|IO_L12N_T1_MRCC_34
|J27D.H5
|FMC conn.
|
|
|
|-
|IO_L12P_T1_MRCC_34
|IO_L12P_T1_MRCC_34
|J27D.H4
|FMC conn.
|
|
|
|-
|IO_L13N_T2_MRCC_34
|'''IO_L13N_T1_MRCC_34'''
|J27D.G7
|FMC conn.
|
|
|
|-
|IO_L13P_T2_MRCC_34
|'''IO_L13P_T1_MRCC_34'''
|J27D.G6
|FMC conn.
|
|
|
|-
|IO_L14N_T2_SRCC_34
|IO_L14N_T2_SRCC_34
|J27B.D9
|FMC conn.
|
|
|
|-
|IO_L14P_T2_SRCC_34
|IO_L14P_T2_SRCC_34
|J27B.D8
|FMC conn.
|
|
|
|-
|IO_L15N_T2_DQS_34
|IO_L15N_T2_DQS_34
|J27B.D21
|FMC conn.
|
|
|
|-
|IO_L15P_T2_DQS_34
|IO_L15P_T2_DQS_34
|J27B.D20
|FMC conn.
|
|
|
|-
|IO_L16N_T2_34
|IO_L16N_T2_34
|J27B.C23
|FMC conn.
|
|
|
|-
|IO_L16P_T2_34
|IO_L16P_T2_34
|J27B.C22
|FMC conn.
|
|
|
|-
|IO_L17N_T2_34
|IO_L17N_T2_34
|J27D.G22
|FMC conn.
|
|
|
|-
|IO_L17P_T2_34
|IO_L17P_T2_34
|J27D.G21
|FMC conn.
|
|
|
|-
|IO_L18N_T2_34
|IO_L18N_T2_34
|J27D.H20
|FMC conn.
|
|
|
|-
|IO_L18P_T2_34
|IO_L18P_T2_34
|J27D.H19
|FMC conn.
|
|
|
|-
| rowspan="2" |IO_L19N_T3_VREF_34
| rowspan="2" |IO_L19N_T3_VREF_34
|J27D.G19
|FMC conn.
| rowspan="2" |
| rowspan="2" |
| rowspan="2" |
|-
|TP21
|TP SMD
|-
|IO_L19P_T3_34
|n/a
|n/a
|At the adapter level, this signal (as CAN_RX) is connected to a CAN transceiver. The CAN bus is available at J24.
|
|
|
|-
|IO_L1N_T0_34
|IO_L1N_T0_34
|J27B.C19
|FMC conn.
|
|
|
|-
|IO_L1P_T0_34
|IO_L1P_T0_34
|J27B.C18
|FMC conn.
|
|
|
|-
|IO_L20N_T3_34
|IO_L20N_T3_34
|J27B.D18
|FMC conn.
|
|
|
|-
|IO_L20P_T3_34
|IO_L20P_T3_34
|J27B.D17
|FMC conn.
|
|
|
|-
|IO_L21N_T3_DQS_34
|IO_L21N_T3_DQS_34
|J27D.H17
|FMC conn.
|
|
|
|-
|IO_L21P_T3_DQS_34
|IO_L21P_T3_DQS_34
|J27D.H16
|FMC conn.
|
|
|
|-
|IO_L22N_T3_34
|IO_L22N_T3_34
|J27D.G16
|FMC conn.
|
|
|
|-
|IO_L22P_T3_34
|IO_L22P_T3_34
|J27D.G15
|FMC conn.
|
|
|
|-
|IO_L23N_T3_34
|IO_L23N_T3_34
|J27B.C11
|FMC conn.
|
|
|
|-
|IO_L23P_T3_34
|IO_L23P_T3_34
|J27B.C10
|FMC conn.
|
|
|
|-
|IO_L24N_T3_34
|IO_L24N_T3_34
|J27D.H23
|FMC conn.
|
|
|
|-
|IO_L24P_T3_34
|IO_L24P_T3_34
|J27D.H22
|FMC conn.
|
|
|
|-
|IO_L2N_T0_34
|IO_L2N_T0_34
|J27B.C15
|FMC conn.
|
|
|
|-
|IO_L2P_T0_34
|IO_L2P_T0_34
|J27B.C14
|FMC conn.
|
|
|
|-
|IO_L3N_T0_DQS_34
|IO_L3N_T0_DQS_34
|J27D.G13
|FMC conn.
|
|
|
|-
|IO_L3P_T0_DQS_PUDC_B_34
(10K pull-up on SoM)
|IO_L3P_T0_DQS_PUDC_B_34
|J27D.G12
|FMC conn.
|
|
|
|-
|IO_L4N_T0_34
|IO_L4N_T0_34
|J27D.G10
|FMC conn.
|
|
|
|-
|IO_L4P_T0_34
|IO_L4P_T0_34
|J27D.G9
|FMC conn.
|
|
|
|-
|IO_L5N_T0_34
|IO_L5N_T0_34
|J27D.H11
|FMC conn.
|
|
|
|-
|IO_L5P_T0_34
|IO_L5P_T0_34
|J27D.H10
|FMC conn.
|
|
|
|-
| rowspan="2" |IO_L6N_T0_VREF_34
| rowspan="2" |IO_L6N_T0_VREF_34
|J27B.D15
|FMC conn.
|
|
|
|-
|TP22
|TP SMD
|
|
|
|-
|IO_L6P_T0_34
|n/a
|n/a
|At the adapter level, this signal (as CAN_TX) is connected to a CAN transceiver. The CAN bus is available at J24.
|
|
|
|-
|IO_L7N_T1_34
|IO_L7N_T1_34
|J27D.H8
|FMC conn.
|
|
|
|-
|IO_L7P_T1_34
|IO_L7P_T1_34
|J27D.H7
|FMC conn.
|
|
|
|-
|IO_L8N_T1_34
|IO_L8N_T1_34
|J27D.H14
|FMC conn.
|
|
|
|-
|IO_L8P_T1_34
|IO_L8P_T1_34
|J27D.H13
|FMC conn.
|
|
|
|-
|IO_L9N_T1_DQS_34
|IO_L9N_T1_DQS_34
|J27B.D12
|FMC conn.
|
|
|
|-
|IO_L9P_T1_DQS_34
|IO_L9P_T1_DQS_34
|J27B.D11
|FMC conn.
|
|
|
|-
|
|
|
|
|
|
|
|
|-
| rowspan="54" |35
| rowspan="2" |IO_0_35
| rowspan="2" |'''IO_0_VRN_35'''
|J27C.F1
|FMC conn.
| rowspan="2" |
| rowspan="2" |
| rowspan="2" |
|-
|J31.1
|Header
|-
| rowspan="2" |IO_25_35
| rowspan="2" |'''IO_25_VRP_35'''
|J27E.K13
|FMC conn.
| rowspan="2" |
| rowspan="2" |
| rowspan="2" |
|-
|J31.3
|Header
|-
|IO_L10N_T1_AD11N_35
|IO_L10N_T1_AD11N_35
|J27D.G34
|FMC conn.
|FPGA_BANK35_AD11N
|JP32.3
|Header
|-
|IO_L10P_T1_AD11P_35
|IO_L10P_T1_AD11P_35
|J27D.G33
|FMC conn.
|FPGA_BANK35_AD11P
|JP32.1
|Header
|-
|IO_L11N_T1_SRCC_35
|IO_L11N_T1_SRCC_35
|J27E.J3
|FMC conn.
|
|
|
|-
|IO_L11P_T1_SRCC_35
|IO_L11P_T1_SRCC_35
|J27E.J2
|FMC conn.
|
|
|
|-
|IO_L12N_T1_MRCC_35
|IO_L12N_T1_MRCC_35
|J27E.K5
|FMC conn.
|
|
|
|-
|IO_L12P_T1_MRCC_35
|IO_L12P_T1_MRCC_35
|J27E.K4
|FMC conn.
|
|
|
|-
|IO_L13N_T2_MRCC_35
|IO_L13N_T2_MRCC_35
|J27C.F5
|FMC conn.
|
|
|
|-
|IO_L13P_T2_MRCC_35
|IO_L13P_T2_MRCC_35
|J27C.F4
|FMC conn.
|
|
|
|-
|IO_L14N_T2_AD4N_SRCC_35
|IO_L14N_T2_AD4N_SRCC_35
|J27C.E3
|FMC conn.
|FPGA_BANK35_AD4N
|JP30.16
|Header
|-
|IO_L14P_T2_AD4P_SRCC_35
|IO_L14P_T2_AD4P_SRCC_35
|J27C.E2
|FMC conn.
|FPGA_BANK35_AD4P
|JP30.14
|Header
|-
|IO_L15N_T2_DQS_AD12N_35
|IO_L15N_T2_DQS_AD12N_35
|J27D.H38
|FMC conn.
|FPGA_BANK35_AD12N
|JP32.8
|Header
|-
|IO_L15P_T2_DQS_AD12P_35
|IO_L15P_T2_DQS_AD12P_35
|J27D.H37
|FMC conn.
|FPGA_BANK35_AD12P
|JP32.6
|Header
|-
|IO_L16N_T2_35
|IO_L16N_T2_35
|J27D.G37
|FMC conn.
|
|
|
|-
|IO_L16P_T2_35
|IO_L16P_T2_35
|J27D.G36
|FMC conn.
|
|
|
|-
|IO_L17N_T2_AD5N_35
|IO_L17N_T2_AD5N_35
|J27E.K8
|FMC conn.
|FPGA_BANK35_AD5N
|JP31.1
|Header
|-
|IO_L17P_T2_AD5P_35
|IO_L17P_T2_AD5P_35
|J27E.K7
|FMC conn.
|FPGA_BANK35_AD5P
|JP30.15
|Header
|-
|IO_L18N_T2_AD13N_35
|IO_L18N_T2_AD13N_35
|J27E.J7
|FMC conn.
|FPGA_BANK35_AD13N
|JP32.9
|Header
|-
|IO_L18P_T2_AD13P_35
|IO_L18P_T2_AD13P_35
|J27E.J6
|FMC conn.
|FPGA_BANK35_AD13P
|JP32.7
|Header
|-
| rowspan="2" |IO_L19N_T3_VREF_35
| rowspan="2" |IO_L19N_T3_VREF_35
|J27C.F8
|FMC conn.
| rowspan="2" |
| rowspan="2" |
| rowspan="2" |
|-
|TP24
|TP SMD
|-
|IO_L19P_T3_35
|IO_L19P_T3_35
|J27C.F7
|FMC conn.
|
|
|
|-
|IO_L1N_T0_AD0N_35
|IO_L1N_T0_AD0N_35
|J27D.G25
|FMC conn.
|FPGA_BANK35_AD0P
|JP30.4
|Header
|-
|IO_L1P_T0_AD0P_35
|IO_L1P_T0_AD0P_35
|J27D.G24
|FMC conn.
|FPGA_BANK35_AD0N
|JP30.2
|Header
|-
|IO_L20N_T3_AD6N_35
|IO_L20N_T3_AD6N_35
|J27C.E7
|FMC conn.
|FPGA_BANK35_AD6N
|JP31.6
|Header
|-
|IO_L20P_T3_AD6P_35
|IO_L20P_T3_AD6P_35
|J27C.E6
|FMC conn.
|FPGA_BANK35_AD6P
|JP31.4
|Header
|-
|IO_L21N_T3_DQS_AD14N_35
|IO_L21N_T3_DQS_AD14N_35
|J27E.K11
|FMC conn.
|FPGA_BANK35_AD14N
|JP32.14
|Header
|-
|IO_L21P_T3_DQS_AD14P_35
|IO_L21P_T3_DQS_AD14P_35
|J27E.K10
|FMC conn.
|FPGA_BANK35_AD14P
|JP32.12
|Header
|-
|IO_L22N_T3_AD7N_35
|IO_L22N_T3_AD7N_35
|J27E.J10
|FMC conn.
|FPGA_BANK35_AD7N
|JP31.7
|Header
|-
|IO_L22P_T3_AD7P_35
|IO_L22P_T3_AD7P_35
|J27E.J9
|FMC conn.
|FPGA_BANK35_AD7P
|JP31.5
|Header
|-
|IO_L23N_T3_35
|IO_L23N_T3_35
|J27C.F11
|FMC conn.
|
|
|
|-
|IO_L23P_T3_35
|IO_L23P_T3_35
|J27C.F10
|FMC conn.
|
|
|
|-
|IO_L24N_T3_AD15N_35
|IO_L24N_T3_AD15N_35
|J27C.E10
|FMC conn.
|FPGA_BANK35_AD15N
|JP32.15
|Header
|-
|IO_L24P_T3_AD15P_35
|IO_L24P_T3_AD15P_35
|J27C.E9
|FMC conn.
|FPGA_BANK35_AD15P
|JP32.13
|Header
|-
|IO_L2N_T0_AD8N_35
|IO_L2N_T0_AD8N_35
|J27B.D24
|FMC conn.
|FPGA_BANK35_AD8N
|JP31.12
|Header
|-
|IO_L2P_T0_AD8P_35
|IO_L2P_T0_AD8P_35
|J27B.D23
|FMC conn.
|FPGA_BANK35_AD8P
|JP31.10
|Header
|-
|IO_L3N_T0_DQS_AD1N_35
|IO_L3N_T0_DQS_AD1N_35
|J27D.H29
|FMC conn.
|FPGA_BANK35_AD1N
|JP30.5
|Header
|-
|IO_L3P_T0_DQS_AD1P_35
|IO_L3P_T0_DQS_AD1P_35
|J27D.H28
|FMC conn.
|FPGA_BANK35_AD1P
|JP30.3
|Header
|-
|IO_L4N_T0_35
|IO_L4N_T0_35
|J27D.G28
|FMC conn.
|
|
|
|-
|IO_L4P_T0_35
|IO_L4P_T0_35
|J27D.G27
|FMC conn.
|
|
|
|-
|IO_L5N_T0_AD9N_35
|IO_L5N_T0_AD9N_35
|J27B.D27
|FMC conn.
|FPGA_BANK35_AD9N
|JP31.13
|Header
|-
|IO_L5P_T0_AD9P_35
|IO_L5P_T0_AD9P_35
|J27B.D26
|FMC conn.
|FPGA_BANK35_AD9P
|JP31.11
|Header
|-
| rowspan="2" |IO_L6N_T0_VREF_35
| rowspan="2" |IO_L6N_T0_VREF_35
|J27B.C27
|FMC conn.
| rowspan="2" |
| rowspan="2" |
| rowspan="2" |
|-
|TP23
|TP SMD
|-
|IO_L6P_T0_35
|IO_L6P_T0_35
|J27B.C26
|FMC conn.
|
|
|
|-
|IO_L7N_T1_AD2N_35
|IO_L7N_T1_AD2N_35
|J27D.H32
|FMC conn.
|FPGA_BANK35_AD2N
|JP30.10
|Header
|-
|IO_L7P_T1_AD2P_35
|IO_L7P_T1_AD2P_35
|J27D.H31
|FMC conn.
|FPGA_BANK35_AD2P
|JP30.8
|Header
|-
|IO_L8N_T1_AD10N_35
|IO_L8N_T1_AD10N_35
|J27D.G31
|FMC conn.
|FPGA_BANK35_AD10N
|JP32.2
|Header
|-
|IO_L8P_T1_AD10P_35
|IO_L8P_T1_AD10P_35
|J27D.G30
|FMC conn.
|FPGA_BANK35_AD10P
|JP31.16
|Header
|-
|IO_L9N_T1_DQS_AD3N_35
|IO_L9N_T1_DQS_AD3N_35
|J27D.H35
|FMC conn.
|FPGA_BANK35_AD3N
|JP30.11
|Header
|-
|IO_L9P_T1_DQS_AD3P_35
|IO_L9P_T1_DQS_AD3P_35
|J27D.H34
|FMC conn.
|FPGA_BANK35_AD3P
|JP30.9
|Header
|-
|
|
|
|
|
|
|
|
|-
| rowspan="26" |13
'''(not available on Zynq 7007S and 7010)'''
|IO_L11P_T1_SRCC_13
|'''IO_L23P_T3_13'''
|JP17.3
|PMOD [A]
|
|
|
|-
|IO_L11N_T1_SRCC_13
|'''IO_L23N_T3_13'''
|JP17.4
|PMOD [A]
|
|
|
|-
|IO_L12P_T1_MRCC_13
|'''IO_L9P_T1_DQS_13'''
|JP17.2
|PMOD [A]
|IO_L9P_T1_DQS_13
|J30.1
|ONE PIECE
|-
|IO_L12N_T1_MRCC_13
|'''IO_L9N_T1_DQS_13'''
|JP17.1
|PMOD [A]
|IO_L9N_T1_DQS_13
|J30.3
|ONE PIECE
|-
|IO_L13P_T2_MRCC_13
|'''IO_L7P_T1_13'''
|JP17.7
|PMOD [A]
|IO_L7P_T1_13
|J30.24
|ONE PIECE
|-
|IO_L13N_T2_MRCC_13
|'''IO_L7N_T1_13'''
|JP17.8
|PMOD [A]
|IO_L7N_T1_13
|J30.26
|ONE PIECE
|-
|IO_L14P_T2_SRCC_13
|'''IO_L15P_T2_DQS_13'''
|n/a
|ETH1_RXCK
|IO_L15P_T2_DQS_13
|J30.25
|ONE PIECE
|-
|IO_L14N_T2_SRCC_13
|'''IO_L15N_T2_DQS_13'''
|n/a
|ETH1_RXCTL
|IO_L15N_T2_DQS_13
|J30.27
|ONE PIECE
|-
|IO_L15P_T2_DQS_13
|'''IO_L5P_T0_13'''
|JP17.6
|PMOD [A]
|IO_L5P_T0_13
|J30.20
|ONE PIECE
|-
|IO_L15N_T2_DQS_13
|'''IO_L5N_T0_13'''
|JP17.5
|PMOD [A]
|IO_L5N_T0_13
|J30.18
|ONE PIECE
|-
|IO_L16N_T2_13
|IO_L16N_T2_13
|n/a
|ETH1_TXCTL
|IO_L16N_T2_13
|J30.31
|ONE PIECE
|-
|IO_L16P_T2_13
|IO_L16P_T2_13
|n/a
|ETH1_TXCK
|IO_L16P_T2_13
|J30.29
|ONE PIECE
|-
|IO_L17N_T2_13
|IO_L17N_T2_13
|n/a
|ETH1_RXD1
|IO_L17N_T2_13
|J30.35
|ONE PIECE
|-
|IO_L17P_T2_13
|IO_L17P_T2_13
|n/a
|ETH1_RXD0
|IO_L17P_T2_13
|J30.33
|ONE PIECE
|-
|IO_L18N_T2_13
|IO_L18N_T2_13
|n/a
|ETH1_RXD3
|IO_L18N_T2_13
|J30.39
|ONE PIECE
|-
|IO_L18P_T2_13
|IO_L18P_T2_13
|n/a
|ETH1_RXD2
|IO_L18P_T2_13
|J30.37
|ONE PIECE
|-
|IO_L19N_T3_VREF_13
|IO_L19N_T3_VREF_13
|n/a
|ETH1_TXD1
|IO_L19N_T3_VREF_13
|J30.43
|ONE PIECE
|-
|IO_L19P_T3_13
|IO_L19P_T3_13
|n/a
|ETH1_TXD0
|IO_L19P_T3_13
|J30.41
|ONE PIECE
|-
|IO_L20N_T3_13
|IO_L20N_T3_13
|n/a
|ETH1_TXD3
|IO_L20N_T3_13
|J30.47
|ONE PIECE
|-
|IO_L20P_T3_13
|IO_L20P_T3_13
|n/a
|ETH1_TXD2
|IO_L20P_T3_13
|J30.45
|ONE PIECE
|-
|IO_L21N_T3_DQS_13
|IO_L21N_T3_DQS_13
|n/a
|ETH1_MDC
|IO_L21N_T3_DQS_13
|J30.51
|ONE PIECE
|-
|IO_L21P_T3_DQS_13
|IO_L21P_T3_DQS_13
|n/a
|ETH1_MDIO
|IO_L21P_T3_DQS_13
|J30.49
|ONE PIECE
|-
|IO_L22N_T3_13
|IO_L22N_T3_13
|
|
|IO_L22N_T3_13
|J30.55
|ONE PIECE
|-
|IO_L22P_T3_13
|IO_L22P_T3_13
|n/a
|DWM_WIFI_IRQ
|IO_L22P_T3_13
|J30.53
|ONE PIECE
|-
| rowspan="2" |IO_L6N_T0_VREF_13
| rowspan="2" |IO_L6N_T0_VREF_13
|JP23.3
|PMOD [B]
| rowspan="2" |IO_L6N_T0_VREF_13
| rowspan="2" |J30.30
| rowspan="2" |ONE PIECE
|-
|n/a
|USB1_OC
|}
 
==== BoraXEVB unavailable signals ====
Some BoraXEVB signals are unavailable when it is mated with Bora Lite SoM. The following signals are '''not''' routed to the SoM due to the limited pin count of the SODIMM connector.
 
{| class="wikitable"
|+
BoraXEVB's signal that are not available when mated with Bora Lite SoM
!Bank
!Carrier's signal
|-
|13
|IO_25_13
|-
|13
|IO_L1P_T0_13
|-
|13
|IO_L1N_T0_13
|-
|13
|IO_L2P_T0_13
|-
|13
|IO_L2N_T0_13
|-
|13
|IO_L3P_T0_DQS_13
|-
|13
|IO_L3N_T0_DQS_13
|-
|13
|IO_L4P_T0_13
|-
|13
|IO_L4N_T0_13
|-
|500
|NAND_CS0/SPI0_CS1
|-
|500
|NAND_IO3
|-
|500
|NAND_IO4
|-
|500
|NAND_IO5
|-
|500
|NAND_IO6
|-
|500
|NAND_IO7
|-
|500
|NAND_RD_B/VCFG1
|-
|500
|NAND_CLE/VCFG0
|}
<section end=SOM/>
 
<section begin=Schematics/>
==Schematics==
* ORCAD: [https://www.dave.eu/links/p/yYW9VNsGutz6V0dd BORAXEVB-1.6.1-BELK-dsn.zip]
* PDF : [https://www.dave.eu/links/p/hClB4N7blBdSG6AH BoraXEVB-S-EVBBX0000C0R-1.6.1.pdf]
===BOM===* ORCADBoraXEVB: http[https://www.dave.eu/system/fileslinks/area-riservatap/boraxevb-1PU08ewKLvX9Z9tZJ BORAXEVB_S.0.3-BELK-dsnEVBBX0000C0R.zip* PDF : http://www.dave.eu/system/files/area-riservata/BoraXEVB-S-EVBBX0000C0R-1.26.0.pdfCSV.zip]
==BOM=Layout===* BoraXEVB: http[https://www.dave.eu/systemlinks/filesp/area-riservata/boraxevb-BOM_S.EVBBX0000C0R.1.2.0.CSV_.zipcPT5UVAFNiSzj4NR CS143714 Assembly view]
==Layout=PCB design (Mentor PADS)===* http[https://www.dave.eu/systemlinks/p/filesBCTblnPPoDiwPrAE CS143714]<section end=Schematics/area-riservata><section begin=Mechanicals/boraxevb-CS143714_assembly_view.pdf>
==Mechanical==
* DXF: http[https://www.dave.eu/systemlinks/filesp/areas1k5AXL3AiCIo7Fj boraxevb-riservata/boraxevb_2D_CS143714.zip2D-CS143714]* IDF (3D): http[https://www.dave.eu/systemlinks/filesp/areaxeQvq2IvKig5vlfd boraxevb-3D-riservataCS143714]* STEP (3D): [https:/boraxevb_3D_CS143714/www.dave.zipeu/links/p/cj2s2AlBHkeY7tJ7 boraxevb_3D_step_cs143714]<section end=Mechanicals/>
8,186
edits

Navigation menu