Changes

Jump to: navigation, search

Pinout (Dido)

No change in size, 09:05, 29 January 2014
m
J2 odd pins (1 to 139)
| J2.95||TIM7_IO/GP0_28||CPU.MCA[5]_AXR[1]/MCA[4]_AXR[3]/TIM7_IO/GP0[28]||L6||||I/O||||
|-
| J2.97||EN_BCK2_LS||PMIC.GPIO0||L4L5||||O||||3.3V I/O Power Rail Enable - J2 pin 97 is connected to PMIC GPIO0. This pin is a 5V push-pull signal connected to a voltage divider circuit via 5K6 /10K resistor, thus providing the 3V3 logical voltage output (please see [[Pinout_(Dido)#EN_BCK2_LS_signal]]).
|-
| J2.99||SPI3_SCLKGP3_15||CPU.VOUT[1]_R_CR[5]/EMAC[1]_MTXD[4]/VIN[1]A_D[16]/PATA_D[8]/SPI[3]_SCLK/GP3[15]||AC26||||I/O||||

Navigation menu